LAXP2-17E-5FTN256E Lattice, LAXP2-17E-5FTN256E Datasheet - Page 22

no-image

LAXP2-17E-5FTN256E

Manufacturer Part Number
LAXP2-17E-5FTN256E
Description
IC FPGA AUTO 17K LUTS 256-BGA
Manufacturer
Lattice
Datasheet

Specifications of LAXP2-17E-5FTN256E

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAXP2-17E-5FTN256E
Manufacturer:
BROADCOM
Quantity:
101
Part Number:
LAXP2-17E-5FTN256E
Manufacturer:
Lattice
Quantity:
44
Part Number:
LAXP2-17E-5FTN256E
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LAXP2-17E-5FTN256E
Manufacturer:
LATTICE
Quantity:
20 000
Lattice Semiconductor
mixed within a function element. Similarly, the operand widths cannot be mixed within a block. DSP elements can
be concatenated.
The resources in each sysDSP block can be con• gured to support the following four elements:
• MULT (Multiply)
• MAC (Multiply, Accumulate)
• MULTADDSUB (Multiply, Addition/Subtraction)
• MULTADDSUBSUM (Multiply, Addition/Subtraction, Accumulate)
The number of elements available in each block depends on the width selected from the three available options: x9,
x18, and x36. A number of these elements are concatenated for highly parallel implementations of DSP functions.
Table 2-6 shows the capabilities of the block.
Table 2-6. Maximum Number of Elements in a Block
Some options are available in four elements. The input register in all the elements can be directly loaded or can be
loaded as shift register from previous operand registers. By selecting ‘dynamic operation’ the following operations
are possible:
• In the ‘Signed/Unsigned’ options the operands can be switched between signed and unsigned on every cycle.
• In the ‘Add/Sub’ option the Accumulator can be switched between addition and subtraction on every cycle.
• The loading of operands can switch between parallel and serial operations.
MULT sysDSP Element
This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, A and B,
are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers.
Figure 2-20 shows the MULT sysDSP element.
MULT
MAC
MULTADDSUB
MULTADDSUBSUM
Width of Multiply
x9
8
2
4
2
2-19
x18
4
2
2
1
LA-LatticeXP2 Family Data Sheet
Architecture
x36
1

Related parts for LAXP2-17E-5FTN256E