PC28F512P30EFA Micron Technology Inc, PC28F512P30EFA Datasheet - Page 44

no-image

PC28F512P30EFA

Manufacturer Part Number
PC28F512P30EFA
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of PC28F512P30EFA

Cell Type
NOR
Density
512Mb
Interface Type
Parallel/Serial
Address Bus
25b
Operating Supply Voltage (typ)
1.8V
Operating Temp Range
-40C to 85C
Package Type
BGA
Program/erase Volt (typ)
8.5 to 9.5V
Sync/async
Async/Sync
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
1.7V
Operating Supply Voltage (max)
2V
Word Size
16b
Number Of Words
32M
Supply Current
31mA
Mounting
Surface Mount
Pin Count
64
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PC28F512P30EFA
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
PC28F512P30EFA
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
PC28F512P30EFA
Quantity:
17
12.0
12.1
12.2
Table 18: Power and Reset
Datasheet
44
Notes:
1.
2.
3.
4.
5.
6.
7.
Num
P1
P2
P3
t
t
t
These specifications are valid for all device versions (packages and speeds).
The device may reset if t
Not applicable if RST# is tied to VCC.
Sampled, but not 100% tested.
When RST# is tied to the VCC supply, device will not be ready until t
When RST# is tied to the VCCQ supply, device will not be ready until t
Reset completes within t
Symbol
PLPH
PLRH
VCCPH
Power and Reset Specifications
Power-Up and Power-Down
Power supply sequencing is not required if VPP is connected to VCC or VCCQ. Otherwise
VCC and VCCQ should attain their minimum operating voltage before applying VPP.
Power supply transitions should only occur when RST# is low. This protects the device
from accidental programming or erasure during power transitions.
Reset Specifications
Asserting RST# during a system reset is important with automated program/erase
devices because systems typically expect to read from flash memory when coming out
of reset. If a CPU reset occurs without a flash memory reset, proper CPU initialization
may not occur. This is because the flash memory may be providing status information,
instead of array data as expected. Connect RST# to the same active low reset signal
used for CPU initialization.
Also, because the device is disabled when RST# is asserted, it ignores its control inputs
during power-up/down. Invalid bus conditions are masked, providing a level of memory
protection.
RST# pulse width low
RST# low to device reset during erase
RST# low to device reset during program
VCC Power valid to RST# de-assertion (high)
PLPH
PLPH
if RST# is asserted while no erase or program operation is executing.
is < t
Parameter
PLPH
Min, but this is not guaranteed.
VCCPH
Min
VCCPH
100
300
-
-
after VCC ≥ V
after VCC ≥ V
Max
25
25
-
-
CCMIN
CCMIN
.
Order Number: 208042-05
.
Unit
ns
µs
P30-65nm
1,2,3,4
1,3,4,7
1,3,4,7
1,4,5,6
Notes
Apr 2010

Related parts for PC28F512P30EFA