SAB80C535N Infineon Technologies, SAB80C535N Datasheet - Page 32

SAB80C535N

Manufacturer Part Number
SAB80C535N
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of SAB80C535N

Cpu Family
C500
Device Core
8051
Device Core Size
8b
Frequency (max)
12MHz
Interface Type
Serial
Program Memory Type
ROMLess
Program Memory Size
Not Required
Total Internal Ram Size
256Byte
# I/os (max)
48
Number Of Timers - General Purpose
3
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
On-chip Adc
8-chx8-bit
Instruction Set Architecture
CISC
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
68
Package Type
PLCC
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAB80C535N
Manufacturer:
INT
Quantity:
1 800
Part Number:
SAB80C535N
Manufacturer:
INT
Quantity:
500
Part Number:
SAB80C535N
Manufacturer:
INFINEO
Quantity:
1 247
Part Number:
SAB80C535N
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
SAB80C535N-16
Manufacturer:
INT
Quantity:
1 800
Part Number:
SAB80C535N-16
Manufacturer:
INT
Quantity:
500
Part Number:
SAB80C535N/TR
Manufacturer:
INT
Quantity:
1 800
If the power-down mode and the idle mode are set at the same time, power-down takes prece-
dence.
Furthermore, register PCON contains two general purpose flags. For example, the flag bits
GF0 and GF1 can be used to give an indication if an interrupt occurred during normal operation
or during an idle. Then an instruction that activates Idle can also set one or both flag bits. When
idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.
The reset value of PCON is 000X0000
Table 4
SFR PCON (87H)
Symbol
SMOD
PDS
IDLS
GF1
GF0
PDE
IDLE
Idle Mode
In the idle mode the oscillator of the SAB 80C515 continues to run, but the CPU is gated off
from the clock signal. However, the interrupt system, the serial port, the A/D converter, and all
timers with the exception of the watchdog timer are further provided with the clock. The CPU
status is preserved in its entirety: the stack pointer, program counter, program status word,
accumulator, and all other registers maintain their data during idle mode.
The reduction of power consumption, which can be achieved by this feature depends on the
number of peripherals running.
Semiconductor Group
SMOD
7
PDS
6
Position
PCON.7
PCON.6
PCON.5
PCON.4
PCON.3
PCON.2
PCON.1
PCON.0
IDLS
5
Function
When set, the baud rate of the serial channel in mode 1, 2,
3 is doubled.
Power-down start bit. The instruction that sets the PDS flag
bit is the last instruction before entering the power-down
mode.
Idle start bit. The instruction that sets the IDLS flag bit is the
last instruction before entering the idle mode.
Reserved
General purpose flag
General purpose flag
Power-down enable bit. When set, starting of the power-
down mode is enabled.
Idle mode enable bit. When set, starting of the idle mode is
enabled.
4
B
.
GF1
31
3
GF0
2
PDE
1
SAB 80C515/80C535
IDLE
0
87H

Related parts for SAB80C535N