SAM9XE512 Atmel Corporation, SAM9XE512 Datasheet - Page 483

no-image

SAM9XE512

Manufacturer Part Number
SAM9XE512
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9XE512

Flash (kbytes)
512 Kbytes
Pin Count
217
Max. Operating Frequency
180 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
6
Ssc
1
Ethernet
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
Yes
Adc Channels
4
Adc Resolution (bits)
10
Adc Speed (ksps)
312
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.65 to 1.95
Fpu
No
Mpu / Mmu
No / Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
33.10.6
Name:
Addresses: 0xFFFAC020 (0), 0xFFFD8020 (1)
Access:
Reset Value: 0x0000F009
• TXCOMP: Transmission Completed (automatically set / reset)
TXCOMP used in Master mode:
0 = During the length of the current frame.
1 = When both holding and shifter registers are empty and STOP condition has been sent.
TXCOMP behavior in Master mode can be seen in
TXCOMP used in Slave mode:
0 = As soon as a Start is detected.
1 = After a Stop or a Repeated Start + an address different from SADR is detected.
TXCOMP behavior in Slave mode can be seen in
page 474
• RXRDY: Receive Holding Register Ready (automatically set / reset)
0 = No character has been received since the last TWI_RHR read operation.
1 = A byte has been received in the TWI_RHR since the last read.
RXRDY behavior in Master mode can be seen in
RXRDY behavior in Slave mode can be seen in
page 474
• TXRDY: Transmit Holding Register Ready (automatically set / reset)
TXRDY used in Master mode:
0 = The transmit holding register has not been transferred into shift register. Set to 0 when writing into TWI_THR register.
1 = As soon as a data byte is transferred from TWI_THR to internal shifter or if a NACK error is detected, TXRDY is set at
the same time as TXCOMP and NACK. TXRDY is also set when MSEN is set (enable TWI).
TXRDY behavior in Master mode can be seen in
483
TXBUFE
31
23
15
7
AT91SAM9XE128/256/512 Preliminary
and
and
TWI Status Register
TWI_SR
Read-only
Figure 33-31 on page
Figure 33-31 on page
RXBUFF
OVRE
30
22
14
6
ENDTX
GACC
474.
474.
29
21
13
5
Figure 33-8 on page
Figure 33-10 on page
Figure 33-26 on page
ENDRX
SVACC
Figure 33-28 on page
Figure 33-8 on page 455
28
20
12
4
EOSACC
SVREAD
27
19
11
3
455.
456.
470,
472,
and in
Figure 33-29 on page
Figure 33-29 on page
SCLWS
TXRDY
26
18
10
Figure 33-10 on page
2
ARBLST
RXRDY
25
17
9
1
473,
473,
6254C–ATARM–22-Jan-10
456.
Figure 33-30 on
Figure 33-30 on
TXCOMP
NACK
24
16
8
0

Related parts for SAM9XE512