SAM9XE512 Atmel Corporation, SAM9XE512 Datasheet - Page 839

no-image

SAM9XE512

Manufacturer Part Number
SAM9XE512
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9XE512

Flash (kbytes)
512 Kbytes
Pin Count
217
Max. Operating Frequency
180 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
6
Ssc
1
Ethernet
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
Yes
Adc Channels
4
Adc Resolution (bits)
10
Adc Speed (ksps)
312
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.65 to 1.95
Fpu
No
Mpu / Mmu
No / Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
46.2.3.5
46.2.3.6
46.2.4
46.2.4.1
46.2.5
46.2.5.1
6254C–ATARM–22-Jan-10
Reset Controller (RSTC)
Static Memory Controller (SMC)
MCI: Small Block Reading
MCI: old SDCard Compatibility
RSTC: Reset Type Status is wrong at power-up
SMC: Chip Select Parameters Modification
Enable the interrupts related to ENDRX, ENDTX, RXBUFF and TXBUFE only after enabling the
PDC channel by writing PDC_TXTEN or PDC_RXTEN.
In case of a read of a small block (i.e., 5 bytes) by the READ_SINGLE_BLOCK command
(CMD17), the DATA FSM may not perform correctly. This occurs if the read transfer is done
before the response start bit is sent by the card. It leads to erratic behavior of the NOTBUSY flag
and to a false data time-out error, DTOE.
None.
Busy line is sampled 2 clock cycles after the command End Bit when the R1B response type is
expected. This timing is not strictly defined in SD mode.
This timing is defined with MMC specification 4.1. (R1b Busy Timing)
None.
RSTTYP status in the Reset Controller Status Register is wrong at power-up.
It should be “0” (General Reset) but it is “5” (Brownout Reset). The value is the same if Brownout
and Brownout Reset are enabled or not. The BODSTS bit remains correct.
None.
The user must not change the configuration parameters of an SMC Chip Select (Setup, Pulse,
Cycle, Mode) if accesses are performed on this CS during the modification.
For example, the modification of the Chip Select 0 (CS0) parameters, while fetching the code
from a memory connected on this CS0, may lead to unpredictable behavior.
The code used to modify the parameters of an SMC Chip Select can be executed from the inter-
nal RAM or from a memory connected to another Chip Select.
Problem Fix/Workaround
Problem Fix/Workaround
Problem Fix/Workaround
Problem Fix/Workaround
AT91SAM9XE128/256/512 Preliminary
839

Related parts for SAM9XE512