LPC2939 NXP Semiconductors, LPC2939 Datasheet - Page 59

The LPC2939 combine an ARM968E-S CPU core with two integrated TCM blocksoperating at frequencies of up to 125 MHz, Full-speed USB 2

LPC2939

Manufacturer Part Number
LPC2939
Description
The LPC2939 combine an ARM968E-S CPU core with two integrated TCM blocksoperating at frequencies of up to 125 MHz, Full-speed USB 2
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2939FBD208
Manufacturer:
NXP
Quantity:
105 000
Company:
Part Number:
LPC2939FBD208
Quantity:
72
Part Number:
LPC2939FBD208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2939FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2939_3
Product data sheet
6.16.5.1 Functional description
6.16.5 Power Management Unit (PMU)
Table 31.
This module enables software to actively control the system’s power consumption by
disabling clocks not required in a particular operating mode.
Using the base clocks from the CGU as input, the PMU generates branch clocks to the
rest of the LPC2939. Output clocks branched from the same base clock are phase- and
frequency-related. These branch clocks can be individually controlled by software
programming.
The key features are:
The PMU controls all internal clocks coming out of the CGU0 for power-mode
management. With some exceptions, each branch clock can be switched on or off
individually under control of software register bits located in its individual configuration
register. Some branch clocks controlling vital parts of the device operate in a fixed mode.
Table 32
By programming the configuration register the user can control which clocks are switched
on or off, and which clocks are switched off when entering Power-down mode.
Note that the standby-wait-for-interrupt instructions of the ARM968E-S processor (putting
the ARM CPU into a low-power state) are not supported. Instead putting the ARM CPU
into power-down should be controlled by disabling the branch clock for the CPU.
Remark: For any disabled branch clocks to be re-activated their corresponding base
clocks must be running (controlled by the CGU0).
Table 32
Every branch clock is related to one particular base clock: it is not possible to switch the
source of a branch clock in the PMU.
Symbol
RST
Individual clock control for all LPC2939 sub-modules
Activates sleeping clocks when a wake-up event is detected
Clocks can be individually disabled by software
Supports AHB master-disable protocol when AUTO mode is set
Disables wake-up of enabled clocks when Power-down mode is set
Activates wake-up of enabled clocks when a wake-up event is received
Status register is available to indicate if an input base clock can be safely switched off
(i.e. all branch clocks are disabled)
shows which mode control bits are supported by each branch clock.
shows the relation between branch and base clocks, see also
RGU pins
All information provided in this document is subject to legal disclaimers.
Direction
IN
Rev. 03 — 7 April 2010
Description
external reset input, active LOW; pulled up internally
ARM9 microcontroller with CAN, LIN, and USB
LPC2939
© NXP B.V. 2010. All rights reserved.
Section
6.7.1.
59 of 99

Related parts for LPC2939