STG3005A2S STMicroelectronics, STG3005A2S Datasheet - Page 19

no-image

STG3005A2S

Manufacturer Part Number
STG3005A2S
Description
128-BIT 3D MULTIMEDIA ACCELERATOR
Manufacturer
STMicroelectronics
Datasheet
128-BIT 3D MULTIMEDIA ACCELERATOR
Figure 8. 2X Read data, no delay
Figure 8 shows 32 bytes being transferred during 4 clocks (compared with 16 bytes in AGP 1x mode). The
control signals are identical. The AGPAD_STBx signal has been added when data is transferred at 8
bytes per PCICLK period. AGPAD_STBx represents AGPAD_STB0 and AGPAD_STB1 and are used
by the 2X interface logic to indicate when valid data is present on the AD bus. The control logic (PCITRDY#
in this case) indicates when data can be used by the target.
Figure 9. 2X Back to back read data, no delay
Figure 9 shows back to back 8 byte read transactions. AGPST[2:0] are shown toggling between “000”and
“001” to illustrate that they are actually changing. However, they are not required to change between high
and low priority to do back to back transactions. In this diagram, PCITRDY# is asserted on each clock
since a new transaction starts on each clock.
AGPADSTBx
AGPADSTBx
PCIAD[31:0]
AGPST[2:0]
PCIAD[31:0]
AGPST[2:0]
PCITRDY#
AGPRBF#
PCITRDY#
PCIGNT#
AGPRBF#
PCIREQ#
PCIGNT#
PCICLK
PCICLK
1
xx
1
xxx
000
2
00x
2
001
L6
3
+1
xxx
R1
000
H4 +1
3
4
+1
001
+
xxx
+2
L7
5
4
+1 H5 +1
+3
000
6
+4
xxx
5
001
L8 +1 H6 +1 L9 +1
+5
7
xxx
+6
000
6
8
+7
001
xxx
9
7
RIVA128ZX
xx
19/85

Related parts for STG3005A2S