hd64338023s Renesas Electronics Corporation., hd64338023s Datasheet - Page 211

no-image

hd64338023s

Manufacturer Part Number
hd64338023s
Description
Renesas 8-bit Single-chip Microcomputer Super Low Power Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
4. Consecutively transfer 128 bytes of data in byte units from the reprogramming data area or
5. The time during which the P bit is set to 1 is the programming time. Figure 6.12 shows the
6. The watchdog timer (WDT) is set to prevent overprogramming due to program runaway, etc.
7. For a dummy write to a verify address, write 1-byte data H'FF to an address whose lower 1 bit
8. The maximum number of repetitions of the program/program-verify sequence of the same bit
reprogramming data computation according to table 6.10, and additional programming data
computation according to table 6.11.
additional-programming data area to the flash memory. The program address and 128-byte
data are latched in the flash memory. The lower 8 bits of the start address in the flash memory
destination area must be H'00 or H'80.
Do not use RTS instruction from data transfer to setting P bit to 1. (This does not apply to the
HD64F38124 and HD64F38122.)
allowable programming times.
An overflow cycle of approximately 6.6 ms is allowed.
is b'0. Verify data can be read in word size from the address to which a dummy write was
performed.
Do not use RTS instruction from dummy write to verify data read. (This does not apply to the
HD64F38124 and HD64F38122.)
is 1,000.
Rev. 7.00 Mar 10, 2005 page 169 of 652
REJ09B0042-0700
Section 6 ROM

Related parts for hd64338023s