MT48LC16M4A2 Micron Technology, MT48LC16M4A2 Datasheet - Page 19

no-image

MT48LC16M4A2

Manufacturer Part Number
MT48LC16M4A2
Description
SYNCHRONOUS DRAM
Manufacturer
Micron Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC16M4A2P-75:G
Manufacturer:
MICRON
Quantity:
465
Part Number:
MT48LC16M4A2P-75:G
Manufacturer:
TI
Quantity:
111
Part Number:
MT48LC16M4A2P-75G
Manufacturer:
MT
Quantity:
20 000
Part Number:
MT48LC16M4A2P-7:E
Manufacturer:
MICRON
Quantity:
5
Part Number:
MT48LC16M4A2P-7E
Manufacturer:
MICRON
Quantity:
5 530
Part Number:
MT48LC16M4A2TG-75:G
Manufacturer:
NXP
Quantity:
1 000
Part Number:
MT48LC16M4A2TG-75G
Manufacturer:
MICRON
Quantity:
20 000
truncated with, a PRECHARGE command to the same
bank (provided that auto precharge was not acti-
vated), and a full-page burst may be truncated with a
PRECHARGE command to the same bank. The
PRECHARGE command should be issued x cycles be-
fore the clock edge at which the last desired data ele-
ment is valid, where x equals the CAS latency minus
one. This is shown in Figure 11 for each possible CAS
latency; data element n + 3 is either the last of a burst of
64Mb: x4, x8, x16 SDRAM
64MSDRAM_F.p65 – Rev. F; Pub. 1/03
A fixed-length READ burst may be followed by, or
COMMAND
COMMAND
NOTE: DQM is LOW.
ADDRESS
ADDRESS
CLK
CLK
DQ
DQ
BANK a,
BANK a,
T0
COL n
COL n
T0
READ
READ
CAS Latency = 2
CAS Latency = 3
T1
T1
NOP
NOP
READ to PRECHARGE
T2
T2
NOP
NOP
D
OUT
Figure 11
n
19
T3
T3
TRANSITIONING DATA
NOP
NOP
D
n + 1
D
OUT
four or the last desired of a longer burst. Following the
PRECHARGE command, a subsequent command to
the same bank cannot be issued until
that part of the row precharge time is hidden during
the access of the last data element(s).
completion, a PRECHARGE command issued at the
optimum time (as described above) provides the same
operation that would result from the same fixed-length
burst with auto precharge. The disadvantage of the
OUT
n
In the case of a fixed-length burst being executed to
PRECHARGE
PRECHARGE
(a or all)
(a or all)
T4
BANK
BANK
T4
X = 1 cycle
n + 2
D
n + 1
D
OUT
OUT
Micron Technology, Inc., reserves the right to change products or specifications without notice.
X = 2 cycles
T5
T5
NOP
NOP
n + 3
n + 2
D
D
OUT
OUT
t RP
t RP
64Mb: x4, x8, x16
T6
T6
NOP
NOP
n + 3
D
OUT
DON’T CARE
BANK a,
BANK a,
ACTIVE
ACTIVE
T7
T7
ROW
ROW
t
RP is met. Note
©2003, Micron Technology, Inc.
SDRAM

Related parts for MT48LC16M4A2