XCS05XL Xilinx, XCS05XL Datasheet - Page 5

no-image

XCS05XL

Manufacturer Part Number
XCS05XL
Description
Spartan and Spartan-XL Families Field Programmable Gate Arrays
Manufacturer
Xilinx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCS05XL
Manufacturer:
XILINX
0
Part Number:
XCS05XL VQ100AKP0405
Manufacturer:
XILINX
0
Part Number:
XCS05XL-10VQ100C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-3BG84C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-3CS84C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-3PC84C
Manufacturer:
XILINX
Quantity:
12 388
Part Number:
XCS05XL-4PC84C
Manufacturer:
SIMENES
Quantity:
430
Part Number:
XCS05XL-4PC84C
Manufacturer:
XILINX
Quantity:
229
.
Table 2: CLB Storage Element Functionality
DS060 (v1.6) September 19, 2001
Product Specification
Power-Up or
GSR
Flip-Flop
Operation
Latch
Operation
(Spartan-XL)
Both
Figure 3: CLB Flip-Flop Functional Block Diagram
Legend:
Mode
SR
0*
1*
X
CK
EC
D
R
GND
SR
Don’t care
Rising edge (clock not inverted).
Set or Reset value. Reset is default.
Input is Low or unconnected (default
value)
Input is High or unconnected (default
value)
GSR
CK
X
X
X
0
1
0
Vcc
EC
1*
1*
1*
X
X
X
0
Multiplexer Controlled
by Configuration Program
D
SR
SD
RD
0*
0*
0*
0*
0*
X
1
Q
DS060_03_041901
D
D
D
X
X
X
X
X
Q
Spartan and Spartan-XL Families Field Programmable Gate Arrays
SR
SR
www.xilinx.com
1-800-255-7778
Q
Q
Q
D
D
Q
Clock Input
Each flip-flop can be triggered on either the rising or falling
clock edge. The CLB clock line is shared by both flip-flops.
However, the clock is individually invertible for each flip-flop
(see CK path in
line in the design is automatically absorbed into the CLB.
Clock Enable
The clock enable line (EC) is active High. The EC line is
shared by both flip-flops in a CLB. If either one is left discon-
nected, the clock enable for that flip-flop defaults to the
active state. EC is not invertible within the CLB. The clock
enable is synchronous to the clock and must satisfy the
setup and hold timing specified for the device.
Set/Reset
The set/reset line (SR) is an asynchronous active High con-
trol of the flip-flop. SR can be configured as either set or
reset at each flip-flop. This configuration option determines
the state in which each flip-flop becomes operational after
configuration. It also determines the effect of a GSR pulse
during normal operation, and the effect of a pulse on the SR
line of the CLB. The SR line is shared by both flip-flops. If
SR is not specified for a flip-flop the set/reset for that flip-flop
defaults to the inactive state. SR is not invertible within the
CLB.
CLB Signal Flow Control
In addition to the H-LUT input control multiplexers (shown in
box "A" of
multiplexers (shown in box "B" of
signals which drive the flip-flop inputs and the combinatorial
CLB outputs (X and Y).
Each flip-flop input is driven from a 4:1 multiplexer which
selects among the three LUT outputs and DIN as the data
source.
Each combinatorial output is driven from a 2:1 multiplexer
which selects between two of the LUT outputs. The X output
can be driven from the F-LUT or H-LUT, the Y output from
G-LUT or H-LUT.
Control Signals
There are four signal control multiplexers on the input of the
CLB. These multiplexers allow the internal CLB control sig-
nals (H1, DIN, SR, and EC in
driven from any of the four general control inputs (C1-C4 in
Figure
the four internal control signals.
4) into the CLB. Any of these inputs can drive any of
Figure 2, page
Figure
3). Any inverter placed on the clock
4) there are signal flow control
Figure 2
Figure
and
2) which select the
Figure
4) to be
5

Related parts for XCS05XL