XCS05XL Xilinx, XCS05XL Datasheet - Page 64

no-image

XCS05XL

Manufacturer Part Number
XCS05XL
Description
Spartan and Spartan-XL Families Field Programmable Gate Arrays
Manufacturer
Xilinx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCS05XL
Manufacturer:
XILINX
0
Part Number:
XCS05XL VQ100AKP0405
Manufacturer:
XILINX
0
Part Number:
XCS05XL-10VQ100C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-3BG84C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-3CS84C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-3PC84C
Manufacturer:
XILINX
Quantity:
12 388
Part Number:
XCS05XL-4PC84C
Manufacturer:
SIMENES
Quantity:
430
Part Number:
XCS05XL-4PC84C
Manufacturer:
XILINX
Quantity:
229
Spartan and Spartan-XL Families Field Programmable Gate Arrays
Table 18: Pin Descriptions (Continued)
64
Unrestricted User-Programmable I/O Pins
(Spartan-XL)
(Spartan-XL)
(Spartan-XL)
Pin Name
(Spartan)
SGCK1 -
SGCK4
GCK1 -
D0-D7
DOUT
GCK8
CS1
DIN
I/O
is DOUT)
GCK6 is
Config.
SGCK4
During
Pull-up
(except
Pull-up
(except
DOUT)
Pull-up
Weak
Weak
Weak
I/O
O
I
I
I
I/O After
Config.
I or I/O
I or I/O
I/O
I/O
I/O
I/O
I/O
Four Secondary Global inputs each drive a dedicated internal global net with short
delay and minimal skew. These internal global nets can also be driven from
internal logic. If not used to drive a global net, any of these pins is a
user-programmable I/O pin.
The SGCK1-SGCK4 pins provide the shortest path to the four Secondary Global
Buffers. Any input pad symbol connected directly to the input of a BUFGS symbol
is automatically placed on one of these pins.
Eight Global inputs each drive a dedicated internal global net with short delay and
minimal skew. These internal global nets can also be driven from internal logic. If
not used to drive a global net, any of these pins is a user-programmable I/O pin.
The GCK1-GCK8 pins provide the shortest path to the eight Global Low-Skew
Buffers. Any input pad symbol connected directly to the input of a BUFGLS symbol
is automatically placed on one of these pins.
During Express configuration, CS1 is used as a serial-enable signal for
daisy-chaining.
During Express configuration, these eight input pins receive configuration data.
After configuration, they are user-programmable I/O pins.
During Slave Serial or Master Serial configuration, DIN is the serial configuration
data input receiving data on the rising edge of CCLK. After configuration, DIN is a
user-programmable I/O pin.
During Slave Serial or Master Serial configuration, DOUT is the serial
configuration data output that can drive the DIN of daisy-chained slave FPGAs.
DOUT data changes on the falling edge of CCLK, one-and-a-half CCLK periods
after it was received at the DIN input.
In Spartan-XL Express mode, DOUT is the status output that can drive the CS1 of
daisy-chained FPGAs, to enable and disable downstream devices.
After configuration, DOUT is a user-programmable I/O pin.
These pins can be configured to be input and/or output after configuration is
completed. Before configuration is completed, these pins have an internal
high-value pull-up resistor network that defines the logic level as High.
www.xilinx.com
1-800-255-7778
Pin Description
DS060 (v1.6) September 19, 2001
Product Specification
R

Related parts for XCS05XL