MC68HC912D60A MOTOROLA [Motorola, Inc], MC68HC912D60A Datasheet - Page 171

no-image

MC68HC912D60A

Manufacturer Part Number
MC68HC912D60A
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
MC68HC912D60A — Rev 3.0
MOTOROLA
FCMCOP — Force Clock Monitor Reset or COP Watchdog Reset
WCOP — Window COP mode
Writes are not allowed in normal modes, anytime in special modes.
Read anytime.
If DISR is set, this bit has no effect.
Write once in normal modes, anytime in special modes. Read
anytime.
When set, a write to the COPRST register must occur in the last 25%
of the selected period. A premature write will also reset the part. As
long as all writes occur during this window, $55 can be written as often
as desired. Once $AA is written the time-out logic restarts and the
user must wait until the next window before writing to COPRST.
Please note, there is a fixed time uncertainty about the exact COP
counter state when reset, as the initial prescale clock divider in the
RTI section is not cleared when the COP counter is cleared. This
means the effective window is reduced by this uncertainty.
5
available COP rates.
Freescale Semiconductor, Inc.
below shows the exact duration of this window for the seven
For More Information On This Product,
0 = Normal operation.
1 = A clock monitor failure reset or a COP failure reset is forced
0 = Normal COP operation
1 = Window COP operation
depending on the state of CME and if COP is enabled.
Go to: www.freescale.com
1. Highest priority interrupt vector is serviced.
CME
Clock Functions
0
0
1
1
COP enabled
0
1
0
1
Clock monitor failure
Forced reset
COP failure
Both
none
(1)
Clock Function Registers
Clock Functions
Technical Data
Table 11-
171

Related parts for MC68HC912D60A