MC68HC912D60A MOTOROLA [Motorola, Inc], MC68HC912D60A Datasheet - Page 248

no-image

MC68HC912D60A

Manufacturer Part Number
MC68HC912D60A
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
Enhanced Capture Timer
Technical Data
248
NOTE:
MODMC — Modulus Mode Enable
For proper operation, the MCEN bit should be cleared before modifying
the MODMC bit in order to reset the modulus counter to $FF.
RDMCL — Read Modulus Down-Counter Load
ICLAT — Input Capture Force Latch Action
FLMC — Force Load Register into the Modulus Counter Count Register
When input capture latch mode is enabled (LATQ and BUFEN bit in
ICSYS ($AB) are set), a write one to this bit immediately forces the
contents of the input capture registers TC0 to TC3 and their
corresponding 8-bit pulse accumulators to be latched into the
associated holding registers. The pulse accumulators will be
automatically cleared when the latch action occurs.
Writing zero to this bit has no effect. Read of this bit will return always
zero.
This bit is active only when the modulus down-counter is enabled
(MCEN=1).
A write one into this bit loads the load register into the modulus
counter count register. This also resets the modulus counter
prescaler.
Write zero to this bit has no effect.
When MODMC=0, counter starts counting and stops at $0000.
Read of this bit will return always zero.
Freescale Semiconductor, Inc.
For More Information On This Product,
0 = The counter counts once from the value written to it and will
1 = Modulus mode is enabled. When the counter reaches $0000,
0 = Reads of the modulus count register will return the present
1 = Reads of the modulus count register will return the contents of
stop at $0000.
the counter is loaded with the latest value written to the
modulus count register.
value of the count register.
the load register.
Go to: www.freescale.com
Enhanced Capture Timer
MC68HC912D60A — Rev 3.0
MOTOROLA

Related parts for MC68HC912D60A