MC68HC912D60A MOTOROLA [Motorola, Inc], MC68HC912D60A Datasheet - Page 382

no-image

MC68HC912D60A

Manufacturer Part Number
MC68HC912D60A
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
Development Support
Technical Data
382
SPEEDUP PULSE
BKGD PIN
START OF BIT TIME
BKGD PIN
DRIVE TO
(TARGET
BDMCLK
TARGET MCU
HOST
DRIVE AND
MCU)
PERCEIVED
Figure 19-3. BDM Target to Host Serial Bit Timing (Logic 0)
Figure 19-2
MC68HC912D60A MCU. Since the host is asynchronous to the target
MCU, there is a 0-to-1 cycle delay from the host-generated falling edge
on BKGD to the perceived start of the bit time in the target MCU. The
host holds the BKGD pin low long enough for the target to recognize it
(at least two target B cycles). The host must release the low drive before
the target MCU drives a brief active-high speed-up pulse seven cycles
after the perceived start of the bit time. The host should sample the bit
level about ten cycles after it started the bit time.
Figure 19-3
MC68HC912D60A MCU. Since the host is asynchronous to the target
MCU, there is a 0-to-1 cycle delay from the host-generated falling edge
on BKGD to the start of the bit time as perceived by the target MCU. The
host initiates the bit time but the target MC68HC912D60A finishes it.
Since the target wants the host to receive a logic zero, it drives the
BKGD pin low for 13 BDMCLK cycles, then briefly drives it high to speed
up the rising edge. The host samples the bit level about ten cycles after
starting the bit time.
Freescale Semiconductor, Inc.
For More Information On This Product,
10 CYCLES
shows the host receiving a logic one from the target
shows the host receiving a logic zero from the target
Go to: www.freescale.com
Development Support
10 CYCLES
HIGH-IMPEDANCE
HOST SAMPLES
BKGD PIN
SPEEDUP PULSE
MC68HC912D60A — Rev 3.0
EARLIEST
START OF
NEXT BIT
MOTOROLA

Related parts for MC68HC912D60A