C8051F709-GQR Silicon Labs, C8051F709-GQR Datasheet - Page 239

no-image

C8051F709-GQR

Manufacturer Part Number
C8051F709-GQR
Description
8-bit Microcontrollers - MCU 8kB 32B EEPROM Cap Sense
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F709-GQR

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F709-GQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Table 30.6. SMBus Status Decoding: Hardware ACK Enabled (EHACK = 1) (Continued)
1000
0100
0101 0 X X
Values Read
0
0
0
0
0
0
0
0
0
1 X
1
0
0
1
A master data byte was
received; ACK sent.
A master data byte was
received; NACK sent (last
byte).
A slave byte was transmitted;
NACK received.
A slave byte was transmitted;
ACK received.
A Slave byte was transmitted;
error detected.
An illegal STOP or bus error
was detected while a Slave
Transmission was in progress.
Current SMbus State
Rev. 1.0
Set ACK for next data byte;
Read SMB0DAT.
Set NACK to indicate next data
byte as the last data byte;
Read SMB0DAT.
Initiate repeated START.
Switch to Master Transmitter
Mode (write to SMB0DAT before
clearing SI).
Read SMB0DAT; send STOP.
Read SMB0DAT; Send STOP
followed by START.
Initiate repeated START.
Switch to Master Transmitter
Mode (write to SMB0DAT before
clearing SI).
No action required (expecting
STOP condition).
Load SMB0DAT with next data
byte to transmit.
No action required (expecting
Master to end transfer).
Clear STO.
Typical Response Options
C8051F70x/71x
Values to
0
0
0
1
0
1
1
0
0
0
0
0
Write
0 1
0 0
0 0
0 X 1100
1 0
1 0
0 0
0 X 1100
0 X 0001
0 X 0100
0 X 0001
0 X
1000
1000
1110
1110
1110
239

Related parts for C8051F709-GQR