AT90PWM81-16MF Atmel, AT90PWM81-16MF Datasheet - Page 207

no-image

AT90PWM81-16MF

Manufacturer Part Number
AT90PWM81-16MF
Description
IC MCU AVR 8K FLASH ISP 32QFN
Manufacturer
Atmel
Series
AVR® 90PWM Lightingr
Datasheet

Specifications of AT90PWM81-16MF

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI
Peripherals
Brown-out Detect/Reset, PWM, WDT
Number Of I /o
20
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 11x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
32-MLF®, QFN
For Use With
ATSTK600-SOIC - STK600 SOCKET/ADAPTER FOR SOIC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90PWM81-16MF
Manufacturer:
Atmel
Quantity:
3 118
7734P–AVR–08/10
When initiating a single ended conversion by setting the ADSC bit in ADCSRA, the conversion starts at
the following rising edge of the ADC clock cycle. See
page 208
A normal conversion takes 13 ADC clock cycles. The first conversion after the ADC is switched on
(ADEN in ADCSRA is set) takes 25 ADC clock cycles in order to initialize the analog circuitry.
The actual sample-and-hold takes place 3.5 ADC clock cycles after the start of a normal conversion and
13.5 ADC clock cycles after the start of an first conversion. When a conversion is complete, the result is
written to the ADC Data Registers, and ADIF is set. In Single Conversion mode, ADSC is cleared simul-
taneously. The software may then set ADSC again, and a new conversion will be initiated on the first
rising ADC clock edge.
When Auto Triggering is used, the prescaler is reset when the trigger event occurs. This assures a fixed
delay from the trigger event to the start of conversion. In this mode, the sample-and-hold takes place (four
XXX to be confirmed) two ADC clock cycles after the rising edge on the trigger source signal. Three
additional CPU clock cycles are used for synchronization logic.
In Free Running mode, a new conversion will be started immediately after the conversion completes,
while ADSC remains high. For a summary of conversion times, see
Figure 17-4.
Figure 17-5.
Cycle Number
ADC Clock
ADIF
ADCH
ADCL
ADSC
Cycle Number
ADC Clock
ADEN
ADSC
ADIF
ADCH
ADCL
for details on differential conversion timing.
ADC Timing Diagram, First Conversion (Single Conversion Mode)
ADC Timing Diagram, Single Conversion
1
1
2
MUX and REFS
Update
2
3
MUX and REFS
Update
4
12
5
6
13
Sample & Hold
7
14
8
15
9
Sample & Hold
16
10
One Conversion
First Conversion
17
11
“Changing Channel or Reference Selection” on
18
12
13
19
Conversion
Complete
14
20
Table
15
21
16
17-1.
22
Conversion
Complete
Sign and MSB of Result
23
AT90PWM81
LSB of Result
Next Conversion
1
24
2
MUX and REFS
Update
25
3
Sign and MSB of Result
Next
Conversion
1
LSB of Result
2
and REFS
Update
MUX
207
3

Related parts for AT90PWM81-16MF