AT90PWM81-16MF Atmel, AT90PWM81-16MF Datasheet - Page 90

no-image

AT90PWM81-16MF

Manufacturer Part Number
AT90PWM81-16MF
Description
IC MCU AVR 8K FLASH ISP 32QFN
Manufacturer
Atmel
Series
AVR® 90PWM Lightingr
Datasheet

Specifications of AT90PWM81-16MF

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI
Peripherals
Brown-out Detect/Reset, PWM, WDT
Number Of I /o
20
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 11x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
32-MLF®, QFN
For Use With
ATSTK600-SOIC - STK600 SOCKET/ADAPTER FOR SOIC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90PWM81-16MF
Manufacturer:
Atmel
Quantity:
3 118
11.3.1
11.4
90
Counter Unit
AT90PWM81
External Clock Source
An external clock source applied to the T1/T0 pin can be used as Timer/Counter clock (clk
T1/T0 pin is sampled once every system clock cycle by the pin synchronization logic. The synchronized
(sampled) signal is then passed through the edge detector.
block diagram of the T1/T0 synchronization and edge detector logic. The registers are clocked at the pos-
itive edge of the internal system clock (
system clock.
The edge detector generates one clk
edge it detects.
Figure 11-2.
The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock cycles from an
edge has been applied to the T1/T0 pin to the counter is updated.
Enabling and disabling of the clock input must be done when T1/T0 has been stable for at least one system
clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated.
Each half period of the external clock applied must be longer than one system clock cycle to ensure cor-
rect sampling. The external clock must be guaranteed to have less than half the system clock frequency
(f
quency of an external clock it can detect is half the sampling frequency (Nyquist sampling theorem).
However, due to variation of the system clock frequency and duty cycle caused by Oscillator source (crys-
tal, resonator, and capacitors) tolerances, it is recommended that maximum frequency of an external clock
source is less than f
An external clock source can not be prescaled.
The main part of the 16-bit Timer/Counter is the programmable 16-bit bi-directional counter unit.
11-3
Figure 11-3.
ExtClk
shows a block diagram of the counter and its surroundings.
Tn
< f
clk
clk_I/O
I/O
TCNTnH (8-bit)
TEMP (8-bit)
/2) given a 50/50% duty cycle. Since the edge detector uses sampling, the maximum fre-
T1/T0 Pin Sampling
Counter Unit Block Diagram
TCNTn (16-bit Counter)
DATA BUS
clk_I/O
D
LE
Q
/2.5.
TCNTnL (8-bit)
(8-bit)
Synchronization
D
T1
Q
/clk
clk
T
0
Count
I/O
Clear
pulse for each positive (CSn2:0 = 7) or negative (CSn2:0 = 6)
). The latch is transparent in the high period of the internal
Control Logic
TOP
BOTTOM
TOVn
(Int.Req.)
clk
Tn
Figure 11-2
D
Clock Select
Q
( Ckio )
Detector
Edge
shows a functional equivalent
Edge Detector
Tn
7734P–AVR–08/10
T1
Tn_sync
(To Clock
Select Logic)
/clk
T0
Figure
). The

Related parts for AT90PWM81-16MF