S912XEP100J5MAG Freescale Semiconductor, S912XEP100J5MAG Datasheet - Page 126

no-image

S912XEP100J5MAG

Manufacturer Part Number
S912XEP100J5MAG
Description
MCU 64K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S912XEP100J5MAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
962
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
S912XEP100J5MAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
S912XEP100J5MAGR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1. Read: Anytime.
1. Read: Anytime.
Chapter 2 Port Integration Module (S12XEPIMV1)
2.3.22
2.3.23
126
Address 0x0241
Address 0x0242
Write:Never, writes to this register have no effect.
Write: Anytime.
DDRT
Field
Field
PTIT
Reset
Reset
7-0
7-0
W
W
R
R
Port T input data—
This register always reads back the buffered state of the associated pins. This can also be used to detect overload
or short circuit conditions on output pins.
Port T data direction—
This register controls the data direction of pins 7 through 0.
The ECT forces the I/O state to be an output for each timer port associated with an enabled output compare. In this
case the data direction bits will not change.
The data direction bits revert to controlling the I/O direction of a pin when the associated timer output compare is
disabled.
The timer Input Capture always monitors the state of the pin.
1 Associated pin is configured as output.
0 Associated pin is configured as high-impedance input.
DDRT7
PTIT7
Port T Input Register (PTIT)
Port T Data Direction Register (DDRT)
u
0
7
7
= Unimplemented or Reserved
DDRT6
PTIT6
u
0
6
6
Figure 2-21. Port T Data Direction Register (DDRT)
Table 2-22. DDRT Register Field Descriptions
Table 2-21. PTIT Register Field Descriptions
MC9S12XE-Family Reference Manual , Rev. 1.23
Figure 2-20. Port T Input Register (PTIT)
DDRT5
PTIT5
u
0
5
5
DDRT4
PTIT4
u
0
4
4
Description
Description
u = Unaffected by reset
DDRT3
PTIT3
3
u
3
0
DDRT2
PTIT2
u
0
2
2
Access: User read/write
Freescale Semiconductor
DDRT1
PTIT1
u
0
1
1
Access: User read
DDRT0
PTIT0
u
0
0
0
(1)
(1)

Related parts for S912XEP100J5MAG