S912XEP100J5MAG Freescale Semiconductor, S912XEP100J5MAG Datasheet - Page 278

no-image

S912XEP100J5MAG

Manufacturer Part Number
S912XEP100J5MAG
Description
MCU 64K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S912XEP100J5MAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
962
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
S912XEP100J5MAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
S912XEP100J5MAG
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
S912XEP100J5MAGR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 6 Interrupt (S12XINTV2)
6.4.5
The XINT module supports three system reset exception request types (for details please refer to the Clock
and Reset Generator module (CRG)):
6.4.6
The priority (from highest to lowest) and address of all exception vectors issued by the XINT module upon
request by the CPU is shown in
than maskable interrupts. Please note that between the three software interrupts (Unimplemented op-code
trap request, SWI/BGND request, SYS request) there is no real priority defined because they cannot occur
simultaneously (the S12XCPU executes one instruction at a time).
1. 16 bits vector address based
2. only implemented if device features both a Memory Protection Unit (MPU) and an XGATE co-processor
3. only implemented if device features a Memory Protection Unit (MPU)
278
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
1. Pin reset, power-on reset, low-voltage reset, or illegal address reset
2. Clock monitor reset request
3. COP watchdog reset request
(Vector base + 0x00F8)
(Vector base + 0x00F6)
(Vector base + 0x00F4)
(Vector base + 0x00F2)
(Vector base + 0x0012)
(Vector base + 0x0018)
(Vector base + 0x0016)
(Vector base + 0x0014)
(Vector base + 0x0010)
Vector Address
0x00F0–0x001A)
(Vector base +
0xFFFE
0xFFFC
0xFFFA
Reset Exception Requests
Exception Priority
Care must be taken to ensure that all exception requests remain active until
the system begins execution of the applicable service routine; otherwise, the
exception request may not get processed at all or the result may be a
spurious interrupt request (vector at address (vector base + 0x0010)).
(1)
Pin reset, power-on reset, low-voltage reset, illegal address reset
Clock monitor reset
COP watchdog reset
Unimplemented op-code trap
Software interrupt instruction (SWI) or BDM vector request
System call interrupt instruction (SYS)
(reserved for future use)
XGATE Access violation interrupt request
CPU Access violation interrupt request
XIRQ interrupt request
IRQ interrupt request
Device specific I bit maskable interrupt sources (priority determined by the associated
configuration registers, in descending order)
Spurious interrupt
Table 6-10. Exception Vector Map and Priority
MC9S12XE-Family Reference Manual , Rev. 1.23
Table
6-10. Generally, all non-maskable interrupts have higher priorities
NOTE
(3)
(2)
Source
Freescale Semiconductor

Related parts for S912XEP100J5MAG