HD6417712BPV Renesas Electronics America, HD6417712BPV Datasheet - Page 717

MPU 1.5/3.3V 0K PB-FREE 256-BGA

HD6417712BPV

Manufacturer Part Number
HD6417712BPV
Description
MPU 1.5/3.3V 0K PB-FREE 256-BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH Ethernetr
Datasheet

Specifications of HD6417712BPV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, FIFO, SCI, SIO
Peripherals
DMA, POR, WDT
Number Of I /o
24
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417712BPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
18.3.34 Relay Status Register (TSU_FWSR)
TSU_FWSR is a 32-bit readable/writable register that indicates the status during relay operations.
By setting the TSU status interrupt mask register (TSU_FWINMK), this status can be notified to
the CPU as an interrupt source. The status bit set to 1 will be cleared to 0 by writing 1 to
corresponding bit. (The status bit retains the value until it is cleared to 0.)
Interrupts generated due to this status register is EINT2. For details on the priority order of
interrupts, refer to section 8.3.5, Interrupt Exception Handling and Priority in section 8, Interrupt
Controller (INTC).
Bit
31 to 28 
27
26
25
24
23
22
21
Bit Name
TINT40
TINT30
TINT20
TINT10
OVF0
RBSY0
Initial
Value
All 0
0
0
0
0
0
0
0
R/W
R
R/W
R/W
R/W
R/W
R/W
R/W
R
Description
Reserved
These bits are always read as 0. The write value should
always be 0.
MAC-0 Carrier Not Detect
Set to 1 when a carrier not detect has occured in the
MAC-0
MAC-0 Carrier Lost
Set to 1 when a carrier is lost during data transmission
in the MAC-0
MAC-0 Collision Detect
Set to 1 when a collision of frames is detected in the
MAC-0
MAC-0 Transmission Time Out
Set to 1 when frames were unable to be transmitted in
16 transmission attempts including the retransfer in the
MAC-0
Port 0 to 1 TSU FIFO Overflow Detect
Set to 1 when a port 0 to 1 TSU FIFO overflow has
occured
MAC-0 Overflow Alert Signal Output
Set to 1 when the threshold of TSU_BSYSL0 is valid
and exceeded
Reserved
This bit is always read as 0. The write value should
always be 0.
Rev. 1.00 Dec. 27, 2005 Page 673 of 932
Section 18 Ethernet Controller (EtherC)
REJ09B0269-0100

Related parts for HD6417712BPV