LPC1758FBD80 NXP Semiconductors, LPC1758FBD80 Datasheet - Page 24

no-image

LPC1758FBD80

Manufacturer Part Number
LPC1758FBD80
Description
IC, 32BIT MCU, ARM CORTEX, 100MHZ LQFP80
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC1758FBD80

Controller Family/series
(ARM Cortex)
No. Of I/o's
52
Ram Memory Size
64KB
Cpu Speed
100MHz
No. Of Timers
4
Interface
CAN, I2C, SPI, UART
Core Size
32 Bit
Program Memory Size
512KB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1758FBD80
Manufacturer:
SONGCHUAN
Quantity:
12 000
Part Number:
LPC1758FBD80
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1758FBD80
0
Part Number:
LPC1758FBD80,551
Quantity:
9 999
Part Number:
LPC1758FBD80,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC1758FBD80K
0
Part Number:
LPC1758FBD80Y
0
NXP Semiconductors
LPC1758_56_54_52_51_3
Product data sheet
7.20.1 Features
7.21.1 Features
7.21 General purpose 32-bit timers/external event counters
The I
and one word select signal. The basic I
master, and one slave. The I
channel, each of which can operate as either a master or a slave.
The LPC1758/56/54/52/51 include four 32-bit timer/counters. The timer/counter is
designed to count cycles of the system derived clock or an externally-supplied clock. It
can optionally generate interrupts, generate timed DMA requests, or perform other actions
at specified timer values, based on four match registers. Each timer/counter also includes
two capture inputs to trap the timer value when an input signal transitions, optionally
generating an interrupt.
The interface has separate input/output channels each of which can operate in master
or slave mode.
Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
Mono and stereo audio data supported.
The sampling frequency can range from 16 kHz to 96 kHz (16, 22.05, 32, 44.1, 48,
96) kHz.
Support for an audio master clock.
Configurable word select period in master mode (separately for I
Two 8-word FIFO data buffers are provided, one for transmit and one for receive.
Generates interrupt requests when buffer levels cross a programmable boundary.
Two DMA requests, controlled by programmable buffer levels. These are connected
to the GPDMA block.
Controls include reset, stop and mute options separately for I
A 32-bit timer/counter with a programmable 32-bit prescaler.
Counter or timer operation.
Two 32-bit capture channels per timer, that can take a snapshot of the timer value
when an input signal transitions. A capture event may also generate an interrupt.
Four 32-bit match registers that allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
Up to four external outputs corresponding to match registers, with the following
capabilities:
– Set LOW on match.
– Set HIGH on match.
– Toggle on match.
– Do nothing on match.
2
S-bus specification defines a 3-wire serial bus using one data line, one clock line,
Rev. 03 — 19 November 2009
2
S-bus interface provides a separate transmit and receive
2
S connection has one master, which is always the
LPC1758/56/54/52/51
32-bit ARM Cortex-M3 microcontroller
2
S input and I
2
S input and output).
© NXP B.V. 2009. All rights reserved.
2
S output.
24 of 64

Related parts for LPC1758FBD80