EP2S15F484C3N Altera, EP2S15F484C3N Datasheet - Page 213

IC STRATIX II FPGA 15K 484-FBGA

EP2S15F484C3N

Manufacturer Part Number
EP2S15F484C3N
Description
IC STRATIX II FPGA 15K 484-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S15F484C3N

Number Of Logic Elements/cells
15600
Number Of Labs/clbs
780
Total Ram Bits
419328
Number Of I /o
342
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Type
Stratix II
No. Of I/o's
342
I/o Supply Voltage
3.3V
Operating Frequency Max
550MHz
Operating Temperature Range
0°C To +85°C
Logic Case Style
BGA
No. Of Pins
484
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1874
EP2S15F484C3N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S15F484C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S15F484C3N
Manufacturer:
ALTERA
0
Part Number:
EP2S15F484C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S15F484C3N
0
Duty Cycle
Distortion
Altera Corporation
April 2011
Notes to
(1)
(2)
(3)
(4)
3.3-V LVTTL
2.5-V LVTTL
1.8-V LVTTL
3.3-V LVCMOS
1.5-V LVCMOS
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
SSTL-18 Class II
1.2-V HSTL
Table 5–79. Maximum Output Clock Toggle Rate Derating Factors (Part 5 of 5)
I/O Standard
For LVDS and HyperTransport technology output on row I/O pins, the toggle rate derating factors apply to loads
larger than 5 pF. In the derating calculation, subtract 5 pF from the intended load value in pF for the correct result.
For a load less than or equal to 5 pF, refer to
1.2-V HSTL is only supported on column I/O pins in I/O banks 4,7, and 8.
Differential HSTL and SSTL is only supported on column clock and DQS outputs.
LVPECL is only supported on column clock outputs.
Table
(2)
5–79:
Strength
Drive
OCT
50 Ω
OCT
50 Ω
OCT
50 Ω
OCT
50 Ω
OCT
50 Ω
OCT
50 Ω
OCT
25 Ω
OCT
50 Ω
OCT
25 Ω
OCT
50 Ω
Duty cycle distortion (DCD) describes how much the falling edge of a
clock is off from its ideal position. The ideal position is when both the
clock high time (CLKH) and the clock low time (CLKL) equal half of the
clock period (T), as shown in
non-ideal falling edge from the ideal falling edge, such as D1 for the
falling edge A and D2 for the falling edge B
DCD for a clock is the larger value of D1 and D2.
133
207
151
300
157
121
100
56
61
95
-3
Column I/O Pins
Maximum Output Clock Toggle Rate Derating Factors (ps/pF)
152
274
165
316
171
134
101
123
110
-4
-
Table 5–78
152
274
165
316
171
134
101
123
110
-5
-
for output toggle rates.
133
207
151
300
157
121
100
56
-3
-
-
Figure
Row I/O Pins
152
274
165
316
171
134
101
123
-4
-
-
5–7. DCD is the deviation of the
Stratix II Device Handbook, Volume 1
DC & Switching Characteristics
152
274
165
316
171
134
101
123
-5
-
-
(Figure
Dedicated Clock Outputs
147
235
153
263
174
106
77
58
59
-3
-
5–7). The maximum
152
274
165
316
171
134
101
123
110
-4
-
152
274
165
316
171
134
101
123
110
95
-5
5–77

Related parts for EP2S15F484C3N