PIC32MX664F064LT-I/PT Microchip Technology Inc., PIC32MX664F064LT-I/PT Datasheet - Page 45

no-image

PIC32MX664F064LT-I/PT

Manufacturer Part Number
PIC32MX664F064LT-I/PT
Description
100 TQFP 12X12X1MM T/R, 100 PINS, 64KB FLASH, 32KB RAM, 80 MHZ, USB, ETHERNET, 4
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC32MX664F064LT-I/PT

A/d Inputs
16-Channel, 10-Bit
Comparators
2
Eeprom Memory
0 Bytes
Input Output
85
Interface
I2C/SPI/UART/USB
Memory Type
Flash
Number Of Bits
32
Package Type
100-pin TQFP
Programmable Memory
64K Bytes
Ram Size
32K Bytes
Speed
80 MHz
Temperature Range
–40 to +85 °C
Timers
5-16-bit
Voltage, Range
2.3-3.6 V
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC32MX664F064LT-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
3.0
The
PIC32MX5XX/6XX/7XX family processor. The MCU
fetches instructions, decodes each instruction, fetches
source operands, executes each instruction and writes
the results of instruction execution to the proper
destinations.
3.1
• 5-stage pipeline
• 32-bit address and data paths
• MIPS32 Enhanced Architecture (Release 2)
FIGURE 3-1:
© 2010 Microchip Technology Inc.
- Multiply-accumulate and multiply-subtract
- Targeted multiply instruction
- Zero/One detect instructions
- WAIT instruction
- Conditional move instructions (MOVN, MOVZ)
- Vectored interrupts
- Programmable exception vector base
Note 1: This data sheet summarizes the features
instructions
MCU
2: Some registers and associated bits
PIC32 MCU
Features
MCU
of the PIC32MX5XX/6XX/7XX family of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 2. “MCU”
(DS61113)
Reference Manual”, which is available
from the Microchip web site
chip.com/PIC32). Resources for the
MIPS32
available at http://www.mips.com.
described in this section may not be
available on all devices. Refer to
Section 4.0 “Memory Organization”
this data sheet for device-specific register
and bit information.
module
®
MCU BLOCK DIAGRAM
M4K
(RF/ALU/Shift)
Coprocessor
in
is
Execution
®
System
Core
MDU
the
the
Processor Core are
“PIC32
heart
(www.micro-
of
Family
FMT
the
in
• MIPS16e
• Simple Fixed Mapping Translation (FMT)
• Simple dual bus interface
• Autonomous multiply/divide unit
• Power control
• EJTAG debug and instruction trace
Bus Interface
Management
PIC32MX5XX/6XX/7XX
- Atomic interrupt enable/disable
- GPR shadow registers to minimize latency
- Bit field manipulation instructions
- 16-bit encoding of 32-bit instructions to
- Special PC-relative instructions for efficient
- SAVE and RESTORE macro instructions for
- Improved support for handling 8 and 16-bit
mechanism
- Independent 32-bit address and data busses
- Transactions can be aborted to improve
- Maximum issue rate of one 32x16 multiply
- Maximum issue rate of one 32x32 multiply
- Early-in iterative divide. Minimum 11 and
- Minimum frequency: 0 MHz
- Low-Power mode (triggered by WAIT
- Extensive use of local gated clocks
- Support for single stepping
- Virtual instruction and data address/value
- Breakpoints
- PC tracing with trace compression
for interrupt handlers
improve code density
loading of addresses and constants
setting up and tearing down stack frames
within subroutines
data types
interrupt latency
per clock
every other clock
maximum 33 clock latency (dividend (rs) sign
extension-dependent)
instruction)
Power
EJTAG
Trace
TAP
®
code compression
Dual Bus I/F
Debug I/F
Off-Chip
Trace I/F
DS61156F-page 45

Related parts for PIC32MX664F064LT-I/PT