AD9883AKSTZ-140 Analog Devices Inc, AD9883AKSTZ-140 Datasheet - Page 17

IC FLAT PANEL INTERFACE 80-LQFP

AD9883AKSTZ-140

Manufacturer Part Number
AD9883AKSTZ-140
Description
IC FLAT PANEL INTERFACE 80-LQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9883AKSTZ-140

Applications
Displays, Monitors, TV
Interface
Analog
Voltage - Supply
3 V ~ 3.6 V
Package / Case
80-LQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9883AKSTZ-140
Manufacturer:
Analog Devices Inc
Quantity:
135
Part Number:
AD9883AKSTZ-140
Manufacturer:
ADI
Quantity:
455
Part Number:
AD9883AKSTZ-140
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD9883AKSTZ-140
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Hex
Address
16H
17H
18H
*The AD9883A only updates the PLL divide ratio when the LSBs are written to (register 02H).
2-WIRE SERIAL CONTROL REGISTER DETAIL CHIP
IDENTIFICATION
00
PLL DIVIDER CONTROL
01
02
REV. B
7–0 Chip Revision
An 8-bit register that represents the silicon revision. Revi-
sion 0 = 0000 0000, Revision 1 = 0000 0001, Revision 2 =
0000 0010.
7–0 PLL Divide Ratio MSBs
The 8 most significant bits of the 12-bit PLL divide ratio
PLLDIV. (The operational divide ratio is PLLDIV + 1.)
The PLL derives a master clock from an incoming Hsync
signal. The master clock frequency is then divided by an
integer value, such that the output is phase-locked to
Hsync. This PLLDIV value determines the number of
pixel times (pixels plus horizontal blanking overhead) per
line. This is typically 20% to 30% more than the number
of active pixels in the display.
The 12-bit value of the PLL divider supports divide ratios
from 2 to 4095. The higher the value loaded in this regis-
ter, the higher the resulting clock frequency with respect
to a fixed Hsync frequency.
VESA has established some standard timing specifications
that assist in determining the value for PLLDIV as a
function of horizontal and vertical display resolution and
frame rate (Table V).
However, many computer systems do not conform pre-
cisely to the recommendations, and these numbers should
be used only as a guide. The display system manufacturer
should provide automatic or manual means for optimizing
PLLDIV. An incorrectly set PLLDIV will usually produce
one or more vertical noise bars on the display. The greater
the error, the greater the number of bars produced.
The power-up default value of PLLDIV is 1693
(PLLDIVM = 69H, PLLDIVL = DxH).
The AD9883A updates the full divide ratio only when the
LSBs are changed. Writing to the MSB by itself will not
trigger an update.
7–4 PLL Divide Ratio LSBs
The 4 least significant bits of the 12-bit PLL divide ratio
PLLDIV. The operational divide ratio is PLLDIV + 1.
The power-up default value of PLLDIV is 1693
(PLLDIVM = 69H, PLLDIVL = DxH).
Write and
Read or
Read Only
R/W
RO
RO
Bits
7:0
7:0
7:0
Default
Value
Table VI. Control Register Map (continued)
Register
Name
Test Register
Test Register
Test Register
Function
Reserved for future use.
Reserved for future use.
Reserved for future use.
–17–
CLOCK GENERATOR CONTROL
03
03
The AD9883A updates the full divide ratio only when this
register is written to.
7–6 VCO Range Select
Two bits that establish the operating range of the clock
generator.
VCORNGE must be set to correspond with the desired
operating frequency (incoming pixel rate).
The PLL gives the best jitter performance at high fre-
quencies. For this reason, to output low pixel rates and
still get good jitter performance, the PLL actually operates
at a higher frequency but then divides down the clock rate
afterwards. Table VII shows the pixel rates for each VCO
range setting. The PLL output divisor is automatically
selected with the VCO range setting.
VCORNGE
00
01
10
11
The power-up default value is 01.
5–3 CURRENT Charge Pump Current
Three bits that establish the current driving the loop filter
in the clock generator.
CURRENT
000
001
010
011
100
101
110
111
CURRENT must be set to correspond with the desired
operating frequency (incoming pixel rate).
The power-up default value is current = 001.
Table VIII. Charge Pump Currents
Table VII. VCO Ranges
Pixel Rate Range
12–32
32–64
64–110
110–140
Current ( A)
50
100
150
250
350
500
750
1500
AD9883A

Related parts for AD9883AKSTZ-140