AD9883AKSTZ-140 Analog Devices Inc, AD9883AKSTZ-140 Datasheet - Page 20

IC FLAT PANEL INTERFACE 80-LQFP

AD9883AKSTZ-140

Manufacturer Part Number
AD9883AKSTZ-140
Description
IC FLAT PANEL INTERFACE 80-LQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9883AKSTZ-140

Applications
Displays, Monitors, TV
Interface
Analog
Voltage - Supply
3 V ~ 3.6 V
Package / Case
80-LQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9883AKSTZ-140
Manufacturer:
Analog Devices Inc
Quantity:
135
Part Number:
AD9883AKSTZ-140
Manufacturer:
ADI
Quantity:
455
Part Number:
AD9883AKSTZ-140
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD9883AKSTZ-140
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9883A
0F
0F
0F
0F
10
4 Coast Input Polarity Override
This register is used to override the internal circuitry that
determines the polarity of the Coast signal going into the PLL.
Override Bit
0
1
The default for coast polarity override is 0.
3 Coast Input Polarity
This bit indicates the polarity of the Coast signal that is
applied to the PLL COAST input.
Coast Polarity
0
1
Active Low means that the clock generator will ignore
Hsync inputs when Coast is low, and continue operating at
the same nominal frequency until Coast goes high.
Active High means that the clock generator will ignore
Hsync inputs when Coast is high, and continue operating at
the same nominal frequency until Coast goes low.
This function needs to be used along with the Coast
Polarity Override bit (Bit 4).
The power-up default value is 1.
2 Seek Mode Override
This bit is used to either allow or disallow the low power
mode. The low power mode (Seek Mode) occurs when
there are no signals on any of the Sync inputs.
Select
1
0
The default for this register is 1.
1 PWRDN
This bit is used to put the chip in full power-down. See
Power Management Section for details of which blocks
are powered down.
Select
0
1
The default for this register is 1.
7-3 Sync-on-Green Slicer Threshold
This register allows the comparator threshold of the Sync-
on-Green slicer to be adjusted. This register adjusts it in
steps of 10 mV, with the minimum setting equaling 10 mV
(11111) and the maximum setting equaling 330 mV (00000).
Table XX. Coast Input Polarity Override Settings
Table XXII. Seek Mode Override Settings
Table XXI. Coast Input Polarity Settings
Table XXIII. Power-Down Settings
Result
Power-Down
Normal Operation
Result
Determined by Chip
Determined by User
Result
Allow Seek Mode
Disallow Seek Mode
Function
Active Low
Active High
–20–
10
10
10
11
12
The default setting is 23, which corresponds to a threshold
value of 100 mV; for a threshold of 150 mV, the setting
should be 18.
2 Red Clamp Select
This bit determines whether the Red channel is clamped to
ground or to midscale. For RGB video, all three chan-
nels are referenced to ground. For YCbCr (or YUV), the
Y channel is referenced to ground, but the CbCr channels
are referenced to midscale. Clamping to midscale actually
clamps to Pin 37.
Clamp
0
1
The default setting for this register is 0.
1 Green Clamp Select
This bit determines whether the Green channel is clamped
to ground or to midscale.
Clamp
0
1
The default setting for this register is 0.
0 Blue Clamp Select
This bit determines whether the Blue channel is clamped
to ground or to midscale.
Clamp
0
1
The default setting for this register is 0.
7–0 Sync Separator Threshold
This register is used to set the responsiveness of the sync
separator. It sets how many internal 5 MHz clock periods
the sync separator must count to before toggling high or
low. It works like a low-pass filter to ignore Hsync pulses
in order to extract the Vsync signal. This register should
be set to some number greater than the maximum Hsync
pulsewidth. Note that the sync separator threshold uses an
internal dedicated clock with a frequency of approxi-
mately 5 MHz.
The default for this register is 32.
7–0 Pre-Coast
This register allows the coast signal to be applied prior to
the Vsync signal. This is necessary in cases where pre-
equalization pulses are present. The step size for this
control is one Hsync period.
The default is 0.
Table XXV. Green Clamp Select Settings
Table XXVI. Blue Clamp Select Settings
Table XXIV. Red Clamp Select Settings
Function
Clamp to Ground
Clamp to Midscale (Pin 37)
Function
Clamp to Ground
Clamp to Midscale (Pin 37)
Function
Clamp to Ground
Clamp to Midscale (Pin 37)
REV. B

Related parts for AD9883AKSTZ-140