adsp-21469 Analog Devices, Inc., adsp-21469 Datasheet - Page 30

no-image

adsp-21469

Manufacturer Part Number
adsp-21469
Description
Sharc Processor
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
adsp-21469BBC-3
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-21469BBCZ-3
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-21469KBCZ-3
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-21469KBCZ-4
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-21469KBCZ-4
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADSP-21469/ADSP-21469W
Memory Read—Bus Master
Use these specifications for asynchronous interfacing to memo-
ries. Note that timing for AMI_ACK, AMI_DATA, AMI_RD,
AMI_WR, and strobe timing parameters only apply to asyn-
chronous access mode.
Table 26. Memory Read—Bus Master
1
2
3
4
5
Parameter
Timing Requirements
t
t
t
t
t
t
Switching Characteristics
t
t
t
t
W = (number of wait states specified in AMICTLx register) × t
HI = RHC + IC (RHC = (number of Read Hold Cycles specified in AMICTLx register) x t
IC = (number of idle cycles specified in AMICTLx register) x t
H = (number of hold cycles specified in AMICTLx register) x t
Data delay/setup: System must meet t
The falling edge of AMI_MSx, is referenced.
Note that timing for AMI_ACK, AMI_DATA, AMI_RD, AMI_WR, and strobe timing parameters only apply to asynchronous access mode.
Data hold: User must meet t
AMI_ACK delay/setup: User must meet t
DAD
DRLD
SDS
HDRH
DAAK
DSAK
DRHA
DARL
RW
RWR
AMI_ADDR
MSx
AMI_RD
AMI_WR
AMI_ACK
AMI_DATA
Address, Selects Delay to Data Valid
AMI_RD Low to Data Valid
Data Setup to AMI_RD High
Data Hold from AMI_RD High
AMI_ACK Delay from Address, Selects
AMI_ACK Delay from AMI_RD Low
Address Selects Hold After AMI_RD High
Address Selects to AMI_RD Low
AMI_RD Pulse Width
AMI_RD High to AMI_WR, AMI_RD, Low
HDRH
in asynchronous access mode. See
DAD
t
DARL
DAAK
, t
t
DAAK
DRLD
, or t
, or t
DSAK
SDS.
1
, for deassertion of AMI_ACK (low). For asynchronous assertion of AMI_ACK (high) user must meet t
t
DSAK
t
3, 4
DAD
2
Rev. PrB | Page 30 of 56 | November 2008
Figure 18. Memory Read—Bus Master
4
1, 2
t
DRLD
2, 5
Test Conditions on Page 50
DDR2_CLK
DDR2_CLK
DDR2_CLK
t
Min
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
RW
).
.
.
for the calculation of hold times given capacitive and dc loads.
t
SDS
DDR2_CLK
Preliminary Technical Data
Max
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
t
t
DRHA
HDRH
t
RWR
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
DAAK
or t
DSAK
.

Related parts for adsp-21469