z80189 ZiLOG Semiconductor, z80189 Datasheet - Page 136

no-image

z80189

Manufacturer Part Number
z80189
Description
Z80180, Z8s180, Z8l180 Mpu Operation
Manufacturer
ZiLOG Semiconductor
Datasheet
Bit
Position Bit/Field R/W
5
4
3
2
1
PE
FE
RIE
DCD0
TDRE
R
R
R/W
R
R
Value
Description
Parity Error — PE is set to 1 when a parity error is
detected on an incoming data byte and ASCI parity
detection is enabled (the MOD1 bit of CNTLA is set to
1). PE is cleared to 0 when the EFR bit (Error Flag Reset)
of CNTLA is written to 0, when DCD0 is High, in
IOSTOP mode, and during RESET.
Framing Error — If a receive data byte frame is
delimited by an invalid stop bit (that is, 0, should be 1),
FE is set to 1. FE is cleared to 0 when the EFR bit (Error
Flag Reset) of CNTLA is written to 0, when DCD0 is
High, in IOSTOP mode, and during RESET.
Receive Interrupt Enable — RIE must be set to 1 to
enable ASCI receive interrupt requests. When RIE is 1, if
any of the flags RDRF, OVRN, PE, or FE become set to
1, an interrupt request is generated. For channel 0, an
interrupt is also generated by the transition of the external
DCD0 input from Low to High.
Data Carrier Detect — Channel 0 has an external
DCD0
DCD
(STAT0, following the
HIGH to LOW and during RESET. When
receiver unit is reset and receiver operation is inhibited.
Transmit Data Register Empty — TDRE = 1 indicates
that the TDR is empty and the next transmit data byte is
written to TDR. After the byte is written to TDR, TDRE
is cleared to 0 until the ASCI transfers the byte from TDR
to the TSR and then TDRE is again set to 1. TDRE is set
to 1 in IOSTOP mode and during RESET. When the
external
0 input is HIGH. It is cleared to 0 on the first read of
input pin. The
CTS
input is High, TDRE is reset to 0.
DCD0
DCD0
Family MPU User Manual
bit is set to 1 when the
input transition from
UM005003-0703
DCD0
Z8018x
is 1,
121

Related parts for z80189