pxb4219 Infineon Technologies Corporation, pxb4219 Datasheet - Page 204

no-image

pxb4219

Manufacturer Part Number
pxb4219
Description
Iwe8 Interworking Element For 8 E1/t1 Lines
Manufacturer
Infineon Technologies Corporation
Datasheet
7.47
Read/Write Address 00104
Reset value: 0840
tur
pwd
lgc
lc8
lgs
lpcr
srt, acm
Data Sheet
tur(0]
15
7
Configuration Register Downstream of Port N (condN)
not used
pwd
Tuning range select of port N
The tuning range of PLL-ACM is limited to:
(frequency deviation of pin RFCLK in ppm) +/- ((4*tur) +/-5%)ppm.
Power down of port N
0 =
1 =
Loop back generated clock
0 =
1 =
Loop back clock 8.192 MHz
0 =
1 =
Loop back generated RTS
0 =
1 =
Loop back clock recovery Interface
0 =
1 =
Selectors for the clock generation algorithm
00 =
H
Normal operation
Power down mode. No RTS values and no transmit clock are
generated.
Normal operation
The clock generated by the PLL is looped into the RTS generator.
Normal operation
The receive clock is looped to the transmit output of the ICRC.
Normal operation
Generated RTS values are looped into the SRTS Receive FIFO.
Normal operation
The clock recovery interface is bypassed. RTS values from the
frame receiver are looped into the SRTS Transmit FIFO.
The PLL is put in power down mode, and a free running clock is
generated. In case pwd is set, all circuits of the port, including the
RTS generator are disabled, no output clock is generated and all
error counters are reset.
lgc
H
+ N x 32
lc8
204
lgs
PXB4219 / PXB4220 / PXB4221
tur[5:1]
lpcr
Register Description
srt
2002-05-06
acm
8
0

Related parts for pxb4219