pxb4219 Infineon Technologies Corporation, pxb4219 Datasheet - Page 77

no-image

pxb4219

Manufacturer Part Number
pxb4219
Description
Iwe8 Interworking Element For 8 E1/t1 Lines
Manufacturer
Infineon Technologies Corporation
Datasheet
work properly with these RTS values via bit “pwd” of “condN”. If “srt” in “condN” is reset,
the output of the RTS Receive FIFO is not used by PLL-SRTS.
4.5.8
The fractional divider generates a 2.43 MHz clock from the 51.84 MHz clock provided via
the CLK52 pin. This is done by selecting 3 out of 64 clock pulses of 51.84 MHz. The
resulting 2.43 MHz clock contains jitter components of 810 kHz and above, with a
maximum peak to peak jitter of 19 ns.
4.5.9
For an overview on the required clocks for the ICRC please refer to
4.5.10
Different Power down modes are available for the ICRC:
• for each port via bit “pwd” in “condN”
• for the Clock Recovery Interface via bit “pdcri” in “icrcconf”.
• for the complete ICRC by means of the “a_icrc_dwn” bit in the “acfg”. This feature
4.5.11
This block is implemented for each port. It consists of 3 PLLs: PLL-SRTS, PLL-ACM and
PLL-FILTER.
The bits “srt” and “acm” in the register “condN” define, which PLL is connected to PLL-
FILTER and used for clock recovery. Each PLL may be used exclusively or in
combination.
4.5.11.1 PLL-SRTS:
PLL-SRTS is used for clock recovery using the SRTS method. It has a cut-off frequency
of 20 to 50 Hz.
The phase detector of PLL-SRTS has a linear range which optimized for jitter tolerance
requirements. It is defined by a “window” of accepted RTS values. Each time PLL-SRTS
detects values, which fall out of the window, or processes invalid values, it is forced in
hold over for 1 SRTS period, bit “hov” of register “statN” is set and the
SRTS Invalid Value Processed Counter (“sriN”, see
case the number of out of window conditions during 16 SRTS periods exceeds the value
given by field “tr_srts” of register “treshN”, an out of lock message, indicated with bit “ols”
of register “oolN” is generated. During start-up of the RTS Receive FIFO, PLL-SRTS is
free running and bit “frr” of register “statN” is set.
Data Sheet
reduces the power consumption by approximately 50 mW. Once the ICRC is switched
off, it can only be enabled by hardware reset of the whole device.
PLL Block
Fractional Divider
Clocks
Power Management
77
PXB4219 / PXB4220 / PXB4221
Chapter
Operational Description
7.63) is incremented. In
Chapter
2002-05-06
8.1.

Related parts for pxb4219