w83637hg Winbond Electronics Corp America, w83637hg Datasheet - Page 94

no-image

w83637hg

Manufacturer Part Number
w83637hg
Description
Winbond Lpc I/o Lpc I/o
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w83637hg-AW
Manufacturer:
WINBOND
Quantity:
524
Part Number:
w83637hg-AW
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
w83637hg-AW
Manufacturer:
XILINX
0
Part Number:
w83637hg-AW
Manufacturer:
ST
0
Part Number:
w83637hg-W
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Smart Card Control Register (SCCR at base address + 3)
In contrast to its UART counterpart, Smart Card Control Register only controls parity bit setting
because data length is fixed at 8-bit long for Smart Card interface protocol.
Bit 7: BDLAB means baud rate divisor latch access bit. When this bit is set to a logical "1", users may
Bit 6 ~ 5: Reserved.
Bit 4: EPE means even parity enable. This bit is only available when bit 3 of SCCR is programmed to
Bit 3: PBE means parity bit enable. When this bit is set, a parity bit is inserted between last data bit
Bit 2 ~ 0: Reserved.
access baud rate divisor (in 16-bit binary format) through divisor latches (BLH and BLL) of
baudrate generator during a read/write operation. A special Smart Card ID can also be read at
base address + 2 when BDLAB is "1". When this bit is set to "0", accesses to base address +
0, 1 or 2 refer to RBR/TBR, IER or ISR/SCFR respectively.
"1". It prescribes number of logical 1s in a data word including parity bit. When this bit is set
to "1", even parity is required for transmission and reception. Odd parity is demanded when
this bit is set to "0".
and stop bit for transmission integrity check.
7
6
5
4
3 2
1
0
- 89 -
Reserved
Reserved
Reserved
PBE
EPE
Reserved
Reserved
BDLAB
Publication Release Date: March, 2006
W83637HF/HG
Revision 1.6

Related parts for w83637hg