k9f1608w0a-tcb0 Samsung Semiconductor, Inc., k9f1608w0a-tcb0 Datasheet - Page 5

no-image

k9f1608w0a-tcb0

Manufacturer Part Number
k9f1608w0a-tcb0
Description
2m X 8 Bit Nand Flash Memory
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K9F1608W0A-TCB0
Manufacturer:
SIEMENS
Quantity:
2
Part Number:
K9F1608W0A-TCB0
Manufacturer:
SUMSUNG
Quantity:
16 494
PIN DESCRIPTION
Command Latch Enable(CLE)
The CLE input controls the path activation for commands sent to the command register. When active high, commands are latched
into the command register through the I/O ports on the rising edge of the WE signal.
Address Latch Enable(ALE)
The ALE input controls the path activation for address and input data to the internal address/data register.
Addresses are latched on the rising edge of WE with ALE high, and input data is latched when ALE is low.
Chip Enable(CE)
The CE input is the device selection control. When CE goes high during a read operation the device is returned to standby mode.
However, when the device is in the busy state during program or erase, CE high is ignored, and does not return the device to
standby mode.
Write Enable(WE)
The WE input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the WE pulse.
Read Enable(RE)
The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge
of RE which also increments the internal column address counter by one.
I/O Port : I/O 0 ~ I/O 7
The I/O pins are used to input command, address and data, and to outputs data during read operations. The I/O pins float to high-z
when the chip is deselected or the outputs are disabled.
Write Protect (WP)
The WP pin provides inadvertent write/erase protection during power transitions. The internal high voltage generator is reset when
the WP pin is active low.
Ready/Busy(R/B)
The R/B output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is
in process and return to high state upon completion. It is an open drain output and does not float to high-z condition when the chip is
deselected or outputs are disabled.
K9F1608W0A-TCB0, K9F1608W0A-TIB0
Power Line(V
The V
tolerant I/O with 5V power supply at V
CCQ
is the power supply for I/O interface logic. It is electrically isolated from main power line(V
CC
& V
CCQ
)
CCQ
.
5
FLASH MEMORY
CC
=2.7~5.5V) for supporting 5V

Related parts for k9f1608w0a-tcb0