ppc405exr Applied Micro Circuits Corporation (AMCC), ppc405exr Datasheet - Page 62

no-image

ppc405exr

Manufacturer Part Number
ppc405exr
Description
Powerpc 405exr Embedded Processor
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ppc405exr-CPC400T
Manufacturer:
IR
Quantity:
4 400
Part Number:
ppc405exr-CSC400T
Manufacturer:
IDT
Quantity:
120
Company:
Part Number:
ppc405exr-NPD400T
Quantity:
300
Part Number:
ppc405exr-NSD333T
Manufacturer:
MARVELL
Quantity:
101
Part Number:
ppc405exr-NSD333T
Manufacturer:
MACOM
Quantity:
20 000
Part Number:
ppc405exr-NSD400T
Manufacturer:
AMCC
Quantity:
101
Part Number:
ppc405exr-NSD533T
Manufacturer:
AMCC
Quantity:
101
PPC405EXr – PowerPC 405EXr Embedded Processor
DDR 2/1 SDRAM I/O Specifications
The DDR SDRAM controller times its operation using the internal PLB clock signal and generates MemClkOut from
the PLB clock. The PLB clock is an internal signal that cannot be directly observed. However MemClkOut is the
same frequency as the PLB clock signal and is in phase with the PLB clock signal.
Note: MemClkOut can be advanced with respect to the PLB clock by means of the SDRAM0_CLKTR
The signals are terminated as indicated in Figure 8 for the DDR timing data and output currents in the following
sections.
Figure 8. DDR SDRAM Simulation Signal Termination Model
DDR2 SDRAM On-Die Termination Impedance Setting
For all DDR2 applications, the On-Die Termination (ODT) impedance value must be set to 75 ohms in the DIMM
Extended Mode Register (EMR) in order to optimize the data transmission during memory write operations.
62
Note: This diagram illustrates the model of the DDR SDRAM interface used when generating simulation timing data.
programming register. In a typical system, users advance MemClkOut by 90°. This depends on the specific
application and requires a thorough understanding of the memory system in general (refer to the DDR
SDRAM Controller chapter in the PPC405EXr Embedded Processor User’s Manual).
It is not a recommended physical circuit design for this interface. An actual interface design depends on many
factors, including the type of memory used and the board layout.
PPC405EXr
Addr/Ctrl (DDR2)
Addr/Ctrl/Data/DQS/DM (DDR1)
MemClkOut0
MemClkOut0
10pF
10pF
V
120Ω
TT
Preliminary Data Sheet
50Ω
30pF
= SOV
Revision 1.10 - July 10, 2008
DD
/2
AMCC Proprietary

Related parts for ppc405exr