ST72T311J2T6 STMicroelectronics, ST72T311J2T6 Datasheet - Page 76

no-image

ST72T311J2T6

Manufacturer Part Number
ST72T311J2T6
Description
8-bit Microcontrollers - MCU OTP EPROM 8K SPI/I2C
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST72T311J2T6

Core
ST7
Data Bus Width
8 bit
Maximum Clock Frequency
8 MHz
Program Memory Size
8 KB
Data Ram Size
384 B
On-chip Adc
Yes
Operating Supply Voltage
3 V to 5.5 V
Package / Case
TQFP-44
Mounting Style
SMD/SMT
A/d Bit Size
8 bit
A/d Channels Available
6
Interface Type
SCI, SPI
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
44
Number Of Timers
2
On-chip Dac
No
Program Memory Type
OTP EPROM
Factory Pack Quantity
160
Supply Voltage - Max
5.5 V
Supply Voltage - Min
3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72T311J2T6
Manufacturer:
ST
0
ST72E311 ST72T311
SERIAL PERIPHERAL INTERFACE (Cont’d)
STATUS REGISTER (SR)
Read Only
Reset Value: 0000 0000 (00h)
Bit 7 = SPIF Serial Peripheral data transfer flag.
This bit is set by hardware when a transfer has
been completed. An interrupt is generated if
SPIE=1 in the CR register. It is cleared by a soft-
ware sequence (an access to the SR register fol-
lowed by a read or write to the DR register).
0: Data transfer is in progress or has been ap-
1: Data transfer between the device and an exter-
Note: While the SPIF bit is set, all writes to the DR
register are inhibited.
Bit 6 = WCOL Write Collision status.
This bit is set by hardware when a write to the DR
register is done during a transmit sequence. It is
cleared by a software sequence (see
0: No write collision occurred
1: A write collision has been detected
Bit 5 = Unused.
Bit 4 = MODF Mode Fault flag.
This bit is set by hardware when the SS pin is
pulled low in master mode (see
Master Mode
erated if SPIE=1 in the CR register. This bit is
cleared by a software sequence (An access to the
SR register while MODF=1 followed by a write to
the CR register).
0: No master mode fault detected
1: A fault in master mode has been detected
Bits 3-0 = Unused.
76/101
SPIF
proved by a clearing sequence.
nal device has been completed.
7
76
WCOL
Fault). An SPI interrupt can be gen-
-
MODF
-
Section 0.1.4.5
-
Figure
-
5).
0
-
DATA I/O REGISTER (DR)
Read/Write
Reset Value: Undefined
The DR register is used to transmit and receive
data on the serial bus. In the master device only a
write to this register will initiate transmission/re-
ception of another byte.
Notes: During the last clock cycle the SPIF bit is
set, a copy of the received data byte in the shift
register is moved to a buffer. When the user reads
the serial peripheral data I/O register, the buffer is
actually being read.
Warning:
A write to the DR register places data directly into
the shift register for transmission.
A write to the the DR register returns the value lo-
cated in the buffer and not the contents of the shift
register (See
D7
7
D6
Figure 2
D5
D4
).
D3
D2
D1
D0
0

Related parts for ST72T311J2T6