M29W640GT70NA6E NUMONYX, M29W640GT70NA6E Datasheet - Page 24

no-image

M29W640GT70NA6E

Manufacturer Part Number
M29W640GT70NA6E
Description
IC FLASH 64MBIT 70NS 48TSOP
Manufacturer
NUMONYX
Series
Axcell™r
Datasheet

Specifications of M29W640GT70NA6E

Format - Memory
FLASH
Memory Type
FLASH - Nor
Memory Size
64M (8Mx8, 4Mx16)
Speed
70ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TSOP
Cell Type
NOR
Density
64Mb
Access Time (max)
70ns
Interface Type
Parallel
Boot Type
Top
Address Bus
23/22Bit
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
TSOP
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8/16Bit
Number Of Words
8M/4M
Supply Current
10mA
Mounting
Surface Mount
Pin Count
48
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W640GT70NA6E
Manufacturer:
ST
Quantity:
9 215
Part Number:
M29W640GT70NA6E
Manufacturer:
Numonyx/ST Micro
Quantity:
1 915
Part Number:
M29W640GT70NA6E
Manufacturer:
NEC
Quantity:
2 037
Part Number:
M29W640GT70NA6E
Manufacturer:
ST
0
Part Number:
M29W640GT70NA6E
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M29W640GT70NA6E
Quantity:
2 300
4.1.3
4.1.4
24/90
Read CFI Query command
The Read CFI Query command is used to read data from the common flash interface (CFI)
memory area. This command is valid when the device is in the read array mode, or when
the device is in autoselected mode.
One bus write cycle is required to issue the Read CFI Query command. Once the command
is issued subsequent bus read operations read from the common flash interface memory
area.
The Read/Reset command must be issued to return the device to the previous mode (the
read array mode or autoselected mode). A second Read/Reset command would be needed
if the device is to be put in the read array mode from auto selected mode.
See
on the information contained in the common flash interface (CFI) memory area.
Chip Erase command
The Chip Erase command can be used to erase the entire chip. Six bus write operations are
required to issue the Chip Erase command and start the program/erase controller.
If any blocks are protected then these are ignored and all the other blocks are erased. If all
of the blocks are protected the chip erase operation appears to start but will terminate within
about 100 μs, leaving the data unchanged. No error condition is given when protected
blocks are ignored.
During the erase operation the memory will ignore all commands, including the Erase
Suspend command. It is not possible to issue any command to abort the operation. Typical
chip erase times are given in
read operations during the chip erase operation will output the status register on the Data
Inputs/Outputs. See the section on the status register for more details.
After the chip erase operation has completed the memory will return to the read mode,
unless an error has occurred. When an error occurs the memory will continue to output the
status register. A Read/Reset command must be issued to reset the error condition and
return to read mode.
The Chip Erase command sets all of the bits in unprotected blocks of the memory to ’1’. All
previous data is lost.
Refer to
AC waveforms.
Appendix B: Common flash interface
Figure 8: Chip/block erase waveforms (8-bit mode)
Table 12: Program, erase times and endurance
(CFI), Tables 31, 32, 33, 34,
for a description of Chip Erase
35
and
cycles. All bus
36
for details

Related parts for M29W640GT70NA6E