S9S08DZ96F2MLF Freescale Semiconductor, S9S08DZ96F2MLF Datasheet - Page 414

no-image

S9S08DZ96F2MLF

Manufacturer Part Number
S9S08DZ96F2MLF
Description
MCU 96K FLASH MASK AUTO 48-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of S9S08DZ96F2MLF

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
CAN, I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
39
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
48-LQFP
Processor Series
S08D
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
6 KB
Interface Type
SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
87
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMO9S08DZ60
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 24 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S08DZ96F2MLF
Manufacturer:
FREESCALE
Quantity:
3 750
Part Number:
S9S08DZ96F2MLF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S08DZ96F2MLF
Manufacturer:
FREESCALE
Quantity:
3 750
Chapter 18 Debug Module (S08DBGV3) (128K)
18.4.4.3.7
In the A And Not B trigger mode, comparator A compares to the address bus and comparator B compares
to the data bus. In the A And Not B trigger mode, if the match condition for A and Not B happen on the
same bus cycle, both the AF and BF flags in the DBGS register are set. If a match condition on only A or
only Not B occur no flags are set.
For Breakpoint tagging operation with an end-trigger type trace, only matches from Comparator A will be
used to determine if the Breakpoint conditions are met and Comparator B matches will be ignored.
18.4.4.3.8
In the Inside Range trigger mode, if the match condition for A and B happen on the same bus cycle, both
the AF and BF flags in the DBGS register are set. If a match condition on only A or only B occur no flags
are set.
18.4.4.3.9
In the Outside Range trigger mode, if the match condition for A or B is met, the corresponding flag in the
DBGS register is set.
The four control bits BEGIN and TRGSEL in DBGT, and BRKEN and TAG in DBGC, determine the basic
type of debug run as shown in Table 1.21. Some of the 16 possible combinations are not used (refer to the
notes at the end of the table).
414
BEGIN
0
0
0
0
0
0
1
1
1
1
1
1
A And Not B (Full Mode)
Inside Range, A ≤ address ≤ B
Outside Range, address < A or address > B
TRGSEL
0
0
0
1
1
1
0
0
0
1
1
1
BRKEN
0
1
1
0
1
1
0
1
1
0
1
1
Table 18-21. Basic Types of Debug Runs
MC9S08DZ128 Series Data Sheet, Rev. 1
TAG
x
x
x
x
(1)
(1)
(1)
(1)
0
1
0
1
0
1
0
1
Fill FIFO until trigger address (No CPU breakpoint - keep
running)
Fill FIFO until trigger address, then force CPU breakpoint
Do not use
Fill FIFO until trigger opcode about to execute (No CPU
breakpoint - keep running)
Do not use
Fill FIFO until trigger opcode about to execute (trigger causes
CPU breakpoint)
Start FIFO at trigger address (No CPU breakpoint - keep
running)
Start FIFO at trigger address, force CPU breakpoint when
FIFO full
Start FIFO at trigger opcode (No CPU breakpoint - keep
running)
Start FIFO at trigger opcode, force CPU breakpoint when FIFO
full
Do not use
Do not use
(2)
(3)
(4)
(4)
Type of Debug Run
Freescale Semiconductor

Related parts for S9S08DZ96F2MLF