MC68HC908EY16CFA Freescale Semiconductor, MC68HC908EY16CFA Datasheet - Page 53

IC MCU 16K FLASH 8MHZ SPI 32LQFP

MC68HC908EY16CFA

Manufacturer Part Number
MC68HC908EY16CFA
Description
IC MCU 16K FLASH 8MHZ SPI 32LQFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908EY16CFA

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
LIN, SCI, SPI
Peripherals
POR, PWM
Number Of I /o
24
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-LQFP
Processor Series
HC08EY
Core
HC08
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
ESCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
24
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, M68CBL05CE, ZK-HC08EY-A
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908EY16CFA
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68HC908EY16CFA
Manufacturer:
QFP
Quantity:
453
Part Number:
MC68HC908EY16CFA
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC68HC908EY16CFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC908EY16CFA
Manufacturer:
FREESCALE
Quantity:
5 000
3.7.3 ADC Clock Register
This register selects the clock frequency for the ADC, selecting between modes of operation.
ADIV2:ADIV0 — ADC Clock Prescaler Bits
ADICLK — ADC Input Clock Select Bit
MODE1:MODE0 — Modes of Result Justification Bits
Freescale Semiconductor
ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate
the internal ADC clock.
ADICLK selects either bus clock or CGMXCLK as the input clock source to generate the internal ADC
clock. Reset selects CGMXCLK as the ADC clock source.
If the external clock (CGMXCLK) is equal to or greater than 1 MHz, CGMXCLK can be used as the
clock source for the ADC. If CGMXCLK is less than 1 MHz, use the PLL-generated bus clock as the
clock source. As long as the internal ADC clock is at f
20.10 Analog-to-Digital Converter (ADC)
MODE1:MODE0 selects among four modes of operation. The manner in which the ADC conversion
results will be placed in the ADC data registers is controlled by these modes of operation. Reset returns
right-justified mode.
1 = Internal bus clock
0 = External clock, CGMXCLK
00 = 8-bit truncation mode
01 = Right justified mode
10 = Left justified mode
11 = Left justified sign data mode
Address:
Reset:
Read:
Write:
f
ADIC
ADIV2
$003F
=
X = don’t care
Bit 7
0
ADIV2
CGMXCLK or bus frequency
Table 3-2
0
0
0
0
1
MC68HC908EY16 • MC68HC908EY8 Data Sheet, Rev. 10
Figure 3-9. ADC Clock Register (ADCLK)
= Unimplemented
Address:
ADIV1
6
0
Table 3-2. ADC Clock Divide Ratio
ADIV[2:0]
ADIV1
shows the available clock configurations.
X
0
0
1
1
ADIV0
5
0
Characteristics.
ADIV0
ADICLK
X
0
1
0
1
4
0
ADIC
ADC input clock ÷ 1
ADC input clock ÷ 2
ADC input clock ÷ 4
ADC input clock ÷ 8
ADC input clock ÷ 16
MODE1
3
0
, correct operation can be guaranteed. See
ADC Clock Rate
MODE0
2
1
R
1
0
Bit 0
0
0
I/O Registers
53

Related parts for MC68HC908EY16CFA