HD64F7047F50 Renesas Electronics America, HD64F7047F50 Datasheet - Page 521

IC SUPERH MCU FLASH 256K 100QFP

HD64F7047F50

Manufacturer Part Number
HD64F7047F50
Description
IC SUPERH MCU FLASH 256K 100QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheet

Specifications of HD64F7047F50

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047F50
Manufacturer:
RENESAS
Quantity:
4 000
Part Number:
HD64F7047F50MV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7047F50V
Manufacturer:
PANJIT
Quantity:
30 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS
Quantity:
386
Part Number:
HD64F7047F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7047F50V
Quantity:
2 070
15.7
A bus transceiver IC is necessary to connect this LSI to a CAN bus. A Renesas HA13721
transceiver IC and its compatible products are recommended. Figure 15.16 shows a sample
connection diagram.
15.8
15.8.1
• The timer should not be operated during event trigger transmission (TCR15 = 0), or event
15.8.2
The HCAN2 is reset by a power-on reset, in hardware standby mode, and in software standby
mode. All the registers are initialized in a reset, but mailboxes MBx are not. After power-on,
however, mailboxes MBx are initialized, and their values are undefined. Therefore, mailbox
initialization must always be carried out after a power-on reset, a transition to hardware standby
mode, or software standby mode. The reset interrupt flag (IRR0) is always set after a power-on
reset or recovery from software standby mode. As this bit cannot be masked in the interrupt mask
register (IMR), if HCAN2 interrupt enabling is set in the interrupt controller without clearing the
flag, an HCAN2 interrupt will be initiated immediately. IRR0 should therefore be cleared during
initialization.
trigger may not be executed normally.
CAN Bus Interface
Usage Notes
Time Trigger Transmit Setting/Timer Operation Disabled
Reset
This LSI
HRxD1
HTxD1
Figure 15.16 High-Speed Interface Using HA13721
Note: NC: No Connection
NC
MODE
Rxd
Txd
NC
HA13721
CANH
CANL
GND
Vcc
Vcc
Rev. 2.00, 09/04, page 479 of 720
120 Ω
120 Ω
CAN bus

Related parts for HD64F7047F50