AD9515BCPZ Analog Devices Inc, AD9515BCPZ Datasheet - Page 9

IC CLOCK DIST 2OUT PLL 32LFCSP

AD9515BCPZ

Manufacturer Part Number
AD9515BCPZ
Description
IC CLOCK DIST 2OUT PLL 32LFCSP
Manufacturer
Analog Devices Inc
Type
Fanout Buffer (Distribution), Dividerr
Datasheet

Specifications of AD9515BCPZ

Design Resources
Low Jitter Sampling Clock Generator for High Performance ADCs Using AD9958/9858 and AD9515 (CN0109)
Number Of Circuits
1
Ratio - Input:output
1:2
Differential - Input:output
Yes/Yes
Input
Differential
Output
CMOS, LVDS, LVPECL
Frequency - Max
1.6GHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-LFCSP
Frequency-max
1.6GHz
No. Of Multipliers / Dividers
2
No. Of Amplifiers
3
Supply Voltage Range
3.135V To 3.465V
Slew Rate
1V/ns
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
LFCSP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9515/PCBZ - BOARD EVAL CLOCK 2CH AD9515
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9515BCPZ
Manufacturer:
ADI
Quantity:
142
Part Number:
AD9515BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD9515BCPZ
Quantity:
400
Company:
Part Number:
AD9515BCPZ-REEL7
Quantity:
590
Parameter
CMOS OUTPUT ADDITIVE TIME JITTER
DELAY BLOCK ADDITIVE TIME JITTER
1
SYNCB, VREF, AND SETUP PINS
Table 6.
Parameter
SYNCB
VREF
S0 TO S10
This value is incremental. That is, it is in addition to the jitter of the LVDS or CMOS output without the delay. To estimate the total jitter, the LVDS or CMOS output jitter
should be added to this value using the root sum of the squares (RSS) method.
CLK = 400 MHz
CLK = 400 MHz
Delay FS = 1.5 ns Fine Adj. 00000
Delay FS = 1.5 ns Fine Adj. 11111
Delay FS = 5 ns Fine Adj. 00000
Delay FS = 5 ns Fine Adj. 11111
Delay FS = 10 ns Fine Adj. 00000
Delay FS = 10 ns Fine Adj. 11111
Logic High
Logic Low
Capacitance
Output Voltage
Levels
CMOS (OUT1) = 100 MHz
Divide = 4
CMOS (OUT1) = 100 MHz
Divide = 4
LVPECL (OUT0) = 50 MHz
0
1/3
2/3
1
Min
2.7
0.62 V
0.2 V
0.55 V
0.9 V
S
S
S
S
1
Typ
2
Min
Max
0.40
0.76 V
0.1 V
0.45 V
0.8 V
S
S
S
S
Typ
290
315
0.71
1.2
1.3
2.7
2.0
2.8
Rev. 0 | Page 9 of 28
Unit
V
V
pF
V
V
V
V
V
Max
Test Conditions/Comments
Minimum − maximum from 0 mA to 1 mA load
Unit
fs rms
fs rms
ps rms
ps rms
ps rms
ps rms
ps rms
ps rms
Test Conditions/Comments
Delay off
Calculated from SNR of ADC method
Calculated from SNR of ADC method
Interferer
100 MHz output; incremental additive jitter
AD9515

Related parts for AD9515BCPZ