EP2AGX45DF29I5N Altera, EP2AGX45DF29I5N Datasheet - Page 510
EP2AGX45DF29I5N
Manufacturer Part Number
EP2AGX45DF29I5N
Description
IC ARRIA II GX FPGA 45K 780FBGA
Manufacturer
Altera
Series
Arria II GXr
Datasheets
1.EP2AGX45CU17C6N.pdf
(96 pages)
2.EP2AGX45CU17C6N.pdf
(14 pages)
3.EP2AGX45CU17C6N.pdf
(692 pages)
4.EP2AGX45CU17C6N.pdf
(10 pages)
5.EP2AGX45CU17C6N.pdf
(88 pages)
6.EP2AGX45DF29I5N.pdf
(306 pages)
Specifications of EP2AGX45DF29I5N
Number Of Logic Elements/cells
42959
Number Of Labs/clbs
1805
Total Ram Bits
3435
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
45125
# I/os (max)
364
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
45125
Ram Bits
3565158.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
201
Company:
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
853
- EP2AGX45CU17C6N PDF datasheet
- EP2AGX45CU17C6N PDF datasheet #2
- EP2AGX45CU17C6N PDF datasheet #3
- EP2AGX45CU17C6N PDF datasheet #4
- EP2AGX45CU17C6N PDF datasheet #5
- EP2AGX45DF29I5N PDF datasheet #6
- Current page: 510 of 692
- Download datasheet (22Mb)
2–20
Table 2–4. Receiver Datapath Clock Frequencies in Non-Bonded Functional Modes Without Rate Matcher for Arria II
Devices
Arria II Device Handbook Volume 2: Transceivers
Note to
(1) Altera also supports CPRI and OBSAI. For more information, refer to
Functional Mode
SONET/SDH OC12
SONET/SDH OC48
Serial RapidIO
Table
HD SDI
3G-SDI
2–4:
(1)
In non-bonded configurations without rate matcher, the CDR in each receiver channel
recovers the serial clock from the received data. The serial recovered clock frequency
is half the configured data rate due to the half-rate CDR architecture. The PMA
receiver divides the serial recovered clock to generate the parallel recovered clock.
The deserializer uses the serial recovered clock in the receiver PMA. The parallel
recovered clock and deserialized data is forwarded to the receiver PCS. The parallel
recovered clock in each channel clocks the word aligner and 8B/10B decoder (if
enabled).
If the configured functional mode does not use the byte deserializer, the parallel
recovered clock also clocks the write side of the receiver phase compensation FIFO. It
is also driven on the rx_clkout port as the FPGA fabric-transceiver interface clock.
You can use the rx_clkout signal to latch the receiver data and status signals in the
FPGA fabric.
If the configured functional mode uses the byte deserializer, the parallel recovered
clock is divided by two. This divide-by-two version of the parallel recovered clock
clocks the read side of the byte deserializer, the byte ordering block (if enabled), and
the write side of the receiver phase compensation FIFO. It is also driven on the
rx_clkout port as the FPGA fabric-transceiver interface clock. You can use the
rx_clkout signal to latch the receiver data and status signals in the FPGA fabric.
Table 2–4
modes without rate matcher.
1.4835 Gbps
3.125 Gbps
2.488 Gbps
1.485 Gbps
2.967 Gbps
1.25 Gbps
2.97 Gbps
Data Rate
622 Mbps
2.5 Gbps
lists the receiver datapath clock frequencies in non-bonded functional
Serial Clock
741.75 MHz
High-Speed
1.5625 GHz
1.4835 Ghz
Frequency
742.5 MHz
1.244 GHz
1.485 GHz
1.25 GHz
625 MHz
311 MHz
AN 610: Implementing CPRI and OBSAI Protocols in Altera
Parallel Clock
Low-Speed
Frequency
148.35
(MHz)
312.5
77.75
148.5
296.7
125
250
311
297
Chapter 2: Transceiver Clocking in Arria II Devices
Serializer (MHz)
FPGA Fabric-Transceiver Interface
Without Byte
148.35
77.75
148.5
Transceiver Channel Datapath Clocking
—
—
—
—
—
—
December 2010 Altera Corporation
Clock Frequency
Serializer (MHz)
With Byte
156.25
74.175
148.35
155.5
74.25
148.5
62.5
125
Devices.
—
Related parts for EP2AGX45DF29I5N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: