EZ80L92AZ020SC00TR Zilog, EZ80L92AZ020SC00TR Datasheet - Page 118

IC EZ80 MPU 100LQFP

EZ80L92AZ020SC00TR

Manufacturer Part Number
EZ80L92AZ020SC00TR
Description
IC EZ80 MPU 100LQFP
Manufacturer
Zilog
Datasheet

Specifications of EZ80L92AZ020SC00TR

Processor Type
eZ80
Features
High Speed, Single-Cycle Instruction-Fetch
Speed
20MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
EZ80L92AZ020SC00T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80L92AZ020SC00TR
Manufacturer:
Zilog
Quantity:
10 000
PS013014-0107
Table 55. UART Receive Buffer Registers (UART0_RBR = 00C0h, UART1_RBR =
UART Interrupt Enable Registers
The UARTx_IER register is used to enable and disable the UART interrupts. The
UARTx_IER registers share the same I/O addresses as the UARTx_BRG_H registers. See
Table
Table 56. UART Interrupt Enable Registers (UART0_IER = 00C1h, UART1_IER =
Bit
Reset
CPU Access
Note: R = Read only.
Bit
Position
[7:0]
R
Bit
Reset
CPU Access
Note: R = Read only.; R/W = Read/Write.
Bit
Position
[7:4]
3
MIIE
2
LSIE
x
D
56.
00D1h)
00 D0h)
00h–FFh Receive data byte.
Value Description
0000
Value
0
1
0
1
Reserved
Modem interrupt on edge detect of status inputs is disabled.
Modem interrupt on edge detect of status inputs is enabled.
Line status interrupt is disabled.
Line status interrupt is enabled for receive data errors:
incorrect parity bit received, framing error, overrun error, or
break detection.
X
R
R
7
7
0
Description
X
R
R
6
6
0
R
R
X
5
5
0
Universal Asynchronous Receiver/Transmitter
R
R
X
4
4
0
R/W
R
X
3
3
0
Product Specification
R/W
R
X
2
2
0
eZ80L92 MCU
R/W
X
R
1
1
0
R/W
X
R
0
0
0
112

Related parts for EZ80L92AZ020SC00TR