MT9074 Mitel Networks Corporation, MT9074 Datasheet - Page 102

no-image

MT9074

Manufacturer Part Number
MT9074
Description
T1/E1/J1 Single Chip Transceiver
Manufacturer
Mitel Networks Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9074AL
Manufacturer:
ZARLINK
Quantity:
1 238
Part Number:
MT9074AL1
Manufacturer:
ZARLINK
Quantity:
22
Part Number:
MT9074AP
Manufacturer:
MITEL
Quantity:
14
Part Number:
MT9074AP
Manufacturer:
ZARLINK
Quantity:
20 000
Part Number:
MT9074AP1
Manufacturer:
ZARLINK
Quantity:
227
Part Number:
MT9074APR1
Manufacturer:
ZARLINK
Quantity:
227
MT9074
102
Bit
7
6
5
4
3
2
1
0
RxFRST RX FIFO Reset. When high, the RX
TxFRST TX FIFO Reset. When high, the TX
TxCRCI Transmit CRC Inhibited. When
INTSEL Interrupt Selection. When high, this
CYCLE Cycle. When high, this bit will cause
SEVEN Seven Bit Address Recognition.
Table 146 - HDLC Control Register 2
Name
RSV
RSV
(Page B & C, Address 15H)
bit will cause bit 2 of the Interrupt
Register to reflect a TX FIFO
underrun (TXunder). When low, this
interrupt will reflect a frame abort
(FA).
the transmit byte count to cycle
through the value loaded into the
Transmit Byte Count Register.
high, this bit will inhibit transmission
of the CRC. That is, the transmitter
will not insert the computed CRC
onto the bit stream after seeing the
EOP tag byte. This is used in V.120
terminal adaptation for synchronous
protocol sensitive UI frames.
When high, this bit will enable seven
bits of address recognition in the first
address byte. The received address
byte must have bit 0 equal to 1 which
indicates a single address byte is
being received.
Reserved, must be zero for normal
operation.
Reserved, must be zero for normal
operation.
FIFO will be reset. This causes the
receiver to be disabled until the next
reception of a flag. The status
register will identify the FIFO as
being empty. However, the actual bit
values in the RX FIFO will not be
reset.
FIFO will be reset. The Status
Register will identify the FIFO as
being empty. This bit will be reset
when data is written to the TX FIFO.
However, the actual bit values of data
in the TX FIFO will not be reset. It is
cleared by the next write to the TX
FIFO.
Functional Description
7-0
Bit
Table 147 - HDLC Interrupt Mask Register
FA:TxUNDE
RIMRxFFIM
RxEOPIM
TxEOPIM
RxOVFIM
RxFEIM
TxFLIM
Name
GaIM
(Page B & C, Address 16H)
This register is used with the
Interrupt Register to mask out
the
required by the microprocessor.
Interrupts that are masked out
will not drive the pin IRQ low;
however,
appropriate bit in the Interrupt
Register. An interrupt is disabled
when the microprocessor writes
a 0 to a bit in this register.
This register is cleared on power
reset.
Functional Description
Advance Information
interrupts
they
that
will
are
set
not
the

Related parts for MT9074