upd78f0114hgb-8es-a Renesas Electronics Corporation., upd78f0114hgb-8es-a Datasheet - Page 53

no-image

upd78f0114hgb-8es-a

Manufacturer Part Number
upd78f0114hgb-8es-a
Description
8-bit Single-chip Microcontrollers
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F0114HGB-8ES-A
Manufacturer:
PANASONIC
Quantity:
720
3.2 Processor Registers
3.2.1 Control registers
a program counter (PC), a program status word (PSW) and a stack pointer (SP).
(1) Program counter (PC)
(2) Program status word (PSW)
78K0/KC1+ products incorporate the following processor registers.
The control registers control the program sequence, statuses, and stack memory. The control registers consist of
The program counter is a 16-bit register that holds the address information of the next program to be executed.
In normal operation, the PC is automatically incremented according to the number of bytes of the instruction to be
fetched. When a branch instruction is executed, immediate data and register contents are set.
RESET input sets the reset vector table values at addresses 0000H and 0001H to the program counter.
The program status word is an 8-bit register consisting of various flags set/reset by instruction execution.
Program status word contents are automatically stacked upon interrupt request generation or PUSH PSW
instruction execution and are restored upon execution of the RETB, RETI, and POP PSW instructions.
RESET input sets the PSW to 02H.
(b) Zero flag (Z)
(c) Register bank select flags (RBS0 and RBS1)
(a) Interrupt enable flag (IE)
PC
This flag controls the interrupt request acknowledge operations of the CPU.
When 0, the IE flag is set to the interrupt disabled (DI) state, and all maskable interrupts are disabled.
When 1, the IE flag is set to the interrupt enabled (EI) state and interrupt request acknowledgment is
controlled with an in-service priority flag (ISP), an interrupt mask flag for various interrupt sources, and a
priority specification flag.
The IE flag is reset (0) upon DI instruction execution or interrupt acknowledgment and is set (1) upon EI
instruction execution.
When the operation result is zero, this flag is set (1). It is reset (0) in all other cases.
These are 2-bit flags to select one of the four register banks.
In these flags, the 2-bit information that indicates the register bank selected by SEL RBn instruction
execution is stored.
PC15 PC14 PC13 PC12 PC11 PC10 PC9
15
PSW
Figure 3-10. Format of Program Status Word
IE
7
Figure 3-9. Format of Program Counter
CHAPTER 3 CPU ARCHITECTURE
Z
User’s Manual U16961EJ4V0UD
RBS1
PC8
AC
PC7
RBS0
PC6
0
PC5
ISP
PC4
PC3
CY
0
PC2
PC1 PC0
0
53

Related parts for upd78f0114hgb-8es-a