ep3c120f780c8nes Altera Corporation, ep3c120f780c8nes Datasheet - Page 112

no-image

ep3c120f780c8nes

Manufacturer Part Number
ep3c120f780c8nes
Description
Cyclone Iii Device Family
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C120F780C8NES
Manufacturer:
ALTERA
0
Clock Networks and PLLs in Cyclone III Devices
Figure 6–6. Clkena Implementation - Output Enable
6–12
Cyclone III Device Handbook, Volume 1
clkena
clk_out
clkin
Figure 6–6
clkena signal is sampled on the falling edge of the clock (clkin).
This feature is useful for applications that require a low power or sleep
mode.
The clkena signal can also disable clock outputs if the system is not
tolerant to frequency overshoot during PLL resynchronization.
Altera recommends using the clkena signals when switching the clock
source to the PLLs or the global clock network. The recommended
sequence is:
1.
2.
3.
Disable the primary output clock by de-asserting the clkena signal.
Switch to the secondary clock using the dynamic select signals of the
clock control block.
Allow some clock cycles of the secondary clock to pass before
re-asserting the clkena signal. The exact number of clock cycles
you need to wait before enabling the secondary clock is design
dependent. You can build custom logic to ensure glitch-free
transition when switching between different clock sources.
shows the waveform example for a clock output enable. The
Altera Corporation- Preliminary
March 2007

Related parts for ep3c120f780c8nes