mc68hc908ld64 Freescale Semiconductor, Inc, mc68hc908ld64 Datasheet - Page 257

no-image

mc68hc908ld64

Manufacturer Part Number
mc68hc908ld64
Description
M68hc08 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet
17.5.2 Sync Signal Counters
17.5.3 Polarity Controlled HOUT and VOUT Outputs
MC68HC908LD64
Freescale Semiconductor
Rev. 3.0
There are two counters: a 13-bit horizontal frequency counter to count
the number of horizontal sync pulses within a 32ms or 8ms period; and
a 13-bit vertical frequency counter to count the number of system clock
cycles between two vertical sync pulses. These two data can be read by
the CPU to check the signal frequencies and to determine the video
mode.
The 13-bit vertical frequency register encompasses vertical frequency
range from approximately 15Hz to 128kHz. Due to the asynchronous
timing between the incoming VSYNC signal and internal system clock,
there will be ±1 count error on reading the Vertical Frequency Registers
(VFRs) for the same vertical frequency.
The horizontal counter counts the pulses on HSYNC pin input, and is
uploaded to the Hsync Frequency Registers (HFRs) every 32.768ms or
8.192ms.
The processed sync signals are output on HOUT and VOUT when the
corresponding bits in Configuration Register 0 ($0069) are set. The
signal to these output pins depend on SOUT and COMP bits (see
17-2), with polarity controlled by ATPOL, HINVO, and VINVO bits as
shown in
SOUT
1
0
0
Table
COMP
X
0
1
17-3.
Sync Processor
Table 17-2. Sync Output Control
Free-running video mode output
Sync outputs follow sync inputs VSYNC and HSYNC
respectively, with polarity correction shown in
HOUT follows the composite sync input and VOUT is the
extracted Vsync (3 to 14µs delay to composite input), with
polarity correction shown in
VOUT and HOUT
Sync Outputs:
Table
17-3.
Functional Blocks
Sync Processor
Table
Data Sheet
Table
17-3.
257

Related parts for mc68hc908ld64