at75c220 ATMEL Corporation, at75c220 Datasheet - Page 139

no-image

at75c220

Manufacturer Part Number
at75c220
Description
Smart Internet Appliance Processor Siap
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
at75c220-C256
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
at75c220-Q208
Manufacturer:
Atmel
Quantity:
10 000
SCBR: Serial Clock Baud Rate
DLYBS: Delay Before SPCK
DLYBCT: Delay Between Consecutive Transfers
In master mode, the SPI interface uses a modulus counter to derive the SPCK baud rate from the SPI master clock
(selected between ACLK and ACLK/32). The baud rate is selected by writing a value from 2 to 255 in the field SCBR.
The following equation determines the SPCK baud rate:
Giving SCBR a value of zero or one disables the baud rate generator. SPCK is disabled and assumes its inactive state
value. No serial transfers may occur. At reset, baud rate is disabled.
This field defines the delay from NPCS valid to the first valid SPCK transition.
When DLYBS equals zero, the NPCS valid to SPCK transition is 1/2 the SPCK clock period.
Otherwise, the following equation determines the delay:
This field defines the delay between two consecutive transfers with the same peripheral without removing the chip
select. The delay is always inserted after each transfer and before removing the chip select if needed.
When DLYBCT equals zero, a delay of four SPI master clock periods is inserted.
Otherwise, the following equation determines the delay:
NPCS_to_SPCK_Delay
Delay_after_Transfer
SPCK_Baud_Rate
=
=
SPI_Master_Clock_Frequency
-------------------------------------------------------------------------------- -
32
=
DLYBS
×
DLYBCT
2 SCBR
×
×
SPI_Master_Clock_Period
×
SPI_Master_Clock_Period
139

Related parts for at75c220