LPC1752 PHILIPS [NXP Semiconductors], LPC1752 Datasheet - Page 22
LPC1752
Manufacturer Part Number
LPC1752
Description
32-bit ARM Cortex-M3 MCU up to 512 kB flash and 64 kB SRAM with Ethernet, USB 2.0 Host/Device/OTG, CAN
Manufacturer
PHILIPS [NXP Semiconductors]
Datasheet
1.LPC1752.pdf
(71 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LPC1752FBD80
Manufacturer:
INTERSIL
Quantity:
6 181
Company:
Part Number:
LPC1752FBD80
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC1752FBD80
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
LPC1752FBD80,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC1758_56_54_52_51_2
Objective data sheet
7.16.1 Features
7.17.1 Features
7.16 UARTs
7.17 SPI serial I/O controller
7.18 SSP serial I/O controller
The LPC1758/56/54/52/51 each contain four UARTs. In addition to standard transmit and
receive data lines, UART1 also provides a full modem control handshake interface.
Support for RS-485/9-bit mode allows both software address detection and automatic
address detection using 9-bit mode.
The UARTs include a fractional baud rate generator. Standard baud rates such as
115200 Bd can be achieved with any crystal frequency above 2 MHz.
The LPC1758/56/54/52/51 contain one SPI controller. SPI is a full duplex serial interface
designed to handle multiple masters and slaves connected to a given bus. Only a single
master and a single slave can communicate on the interface during a given data transfer.
During a data transfer the master always sends 8 bits to 16 bits of data to the slave, and
the slave always sends 8 bits to 16 bits of data to the master.
The LPC1758/56/54/52/51 contain two SSP controllers. The SSP controller is capable of
operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and
slaves on the bus. Only a single master and a single slave can communicate on the bus
during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits
to 16 bits of data flowing from the master to the slave and from the slave to the master. In
practice, often only one of these data flows carries meaningful data.
•
•
•
•
•
•
•
•
•
•
•
•
•
•
16 B Receive and Transmit FIFOs.
Register locations conform to 16C550 industry standard.
Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
Built-in fractional baud rate generator covering wide range of baud rates without a
need for external crystals of particular values.
Fractional divider for baud rate control, auto baud capabilities and FIFO control
mechanism that enables software flow control implementation.
UART1 equipped with standard modem interface signals. This module also provides
full support for hardware flow control (auto-CTS/RTS).
Support for RS-485/9-bit mode.
UART3 includes an IrDA mode to support infrared communication.
All UARTs have DMA support.
Compliant with SPI specification
Synchronous, serial, full duplex communication
Combined SPI master and slave
Maximum data bit rate of one eighth of the input clock rate
8 bits to 16 bits per transfer
Rev. 02 — 11 February 2009
LPC1758/56/54/52/51
32-bit ARM Cortex-M3 microcontroller
© NXP B.V. 2009. All rights reserved.
22 of 71