C8051F320-TB Silicon Laboratories Inc, C8051F320-TB Datasheet - Page 67

no-image

C8051F320-TB

Manufacturer Part Number
C8051F320-TB
Description
BOARD PROTOTYPING W/C8051F320
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheets

Specifications of C8051F320-TB

Contents
Board
Processor To Be Evaluated
C8051F320/F321
Interface Type
USB
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051F320
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
8.
C8051F320/1 devices include a 5-to-3 V voltage regulator (REG0). When enabled, the REG0 output
appears on the VDD pin and can be used to power external devices. REG0 can be enabled/disabled by
software using bit REGEN in register REG0CN. See Table 8.1 for REG0 electrical characteristics.
Note that the VBUS signal must be connected to the VBUS pin when using the device in a USB network.
The VBUS signal should only be connected to the REGIN pin when operating the device as a bus-powered
function. REG0 configuration options are shown in Figure 8.2–Figure 8.5.
The input (VREGIN) and output (VDD) of the voltage regulator should both be protected by adding decou-
pling and bypass capacitors on each pin to ground. Suggested values for the two capacitors are
4.7 µF + 0.1 µF. These capacitors will increase noise immunity and stabilize the voltage supply.
8.1.
REG0 offers a low power mode intended for use when the device is in suspend mode. In this low power
mode, the REG0 output remains as specified; however the REG0 dynamic performance (response time) is
degraded. See Table 8.1 for normal and low power mode supply current specifications. The REG0 mode
selection is controlled via the REGMOD bit in register REG0CN.
8.2.
When the USB Function Controller is used (see section Section “15. Universal Serial Bus Controller
(USB)” on page 139), the VBUS signal should be connected to the VBUS pin. The VBSTAT bit (register
REG0CN) indicates the current logic level of the VBUS signal. If enabled, a VBUS interrupt will be gener-
ated when the VBUS signal matches the polarity selected by the VBPOL bit in register REG0CN. The
VBUS interrupt is level-sensitive, and has no associated interrupt pending flag. The VBUS interrupt will be
active as long as the VBUS signal matches the polarity selected by VBPOL. See Table 8.1 for VBUS input
parameters.
Voltage Regulator (REG0)
Regulator Mode Selection
VBUS Detection
Figure 8.1. External Capacitors for Voltage Regulator Input/Output
REG0
V
DD
4.7 µF
4.7 µF
Rev. 1.4
0.1 µF
0.1 µF
V
V
REGIN
DD
C8051F320/1
67

Related parts for C8051F320-TB