CY3220LINBUS-RD Cypress Semiconductor Corp, CY3220LINBUS-RD Datasheet - Page 12

KIT REF DESIGN LIN BUS

CY3220LINBUS-RD

Manufacturer Part Number
CY3220LINBUS-RD
Description
KIT REF DESIGN LIN BUS
Manufacturer
Cypress Semiconductor Corp
Series
PSoC®r
Datasheet

Specifications of CY3220LINBUS-RD

Main Purpose
Interface, LIN
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
CY8C27143, CY8C27443
Processor To Be Evaluated
CY8C27143-24PXI and CY8C27443-24PXI
Interface Type
RS-232
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
428-1926
1. LIN Bus 2.0 Kit
1.7
The section details the pin usage for the LIN bus PSoC
slave 2:
Table 1-7. Port 0 – Pins
Table 1-8. Port 1 – Pins
1.8
LIN Master Node and LIN Slave Node Design IP are pro-
vided on the CD and on the Cypress Semiconductor web
site at http://www.cypress.com.
Design IP in PSoC Designer allows a user to import the
required solution, precomposed of configurations and soft-
ware APIs, to quickly and easily implement a LIN bus node.
To import the Design IP into a project, use the PSoC
Designer Design Browser (under Config >> Import Design).
The LIN Master Node Design IP and the LIN Slave Node
Design IP documentation are located in the root directory of
the CD.
1.9
Also included on the CD are the three PSoC projects that
implement the master and slave nodes on the demonstra-
tion board delivered with this design kit. The demonstration
projects are in the following directories of the CD:
10
2
4
5
7
0
1
Demonstration Projects\Master Node\MasterLinDemo
Demonstration Projects\Slave 1 Node\CLinSlaveDemo
Demonstration Projects\Slave 2 Node\CLinSlaveDemo2
Push button controls master, Port1_3 LED
LIN bus TX
LIN bus RX
Push button controls master, Port1_2 LED
Blinking LED controlled by slave 1, Port2_3 switch
Blinking LED controlled by slave 1, Port2_2 switch
Slave 2 Port Pin Usage
Design IP
Demonstration Projects
Cypress Semiconductor – Rev. **
1.10
In addition to the three LIN nodes, the demonstration board
provides several other features:
Figure 1-4. Prototype Area Through Hole Connections
1.11
Support for the PSoC device, the development tools or the
LIN bus demonstration board can be found on our web site
at http://www.cypress.com,
or by calling the Applications Hotline at 425.787.4814.
Unregulated 12V DC 500 mA power supply for prototype
use.
Regulated 5V DC 500 mA power supply for prototype
use.
U12 header provides access to LIN bus for probing or
bus extension.
Disconnectable LIN nodes from the LIN bus by removing
the JP1, JP2, or JP3 jumpers.
Prototype area provides power and ground connections,
and two strips of holes for prototyping. The holes are
connected in rows of three to simplify connections, and if
required, the traces can be cut.
Install header U13 to short LED D2. This allows develop-
ment of self-diagnostic indicator faults.
Remove jumper JP4 to provide an open circuit at LED
D4. This provides an additional way to develop self-diag-
nostic indicator faults.
You can emulate master node and slave 1 using a uni-
versal emulation pod, from a PSoC Basic Development
Kit, mounted on the standard 28-pin DIP foot.
You can emulate slave 2 using a universal emulation
pod mounted on the standard 8-pin DIP foot.
The four unused LEDs in the master node LED array are
provided on pads LED 0-3 for prototyping.
The two unused LEDs in the slave 1 LED array are pro-
vided on pads LED 4-5 for prototyping.
Other Features
Support
LIN Bus 2.0 Reference Design
http://www.cypress.com/support
5V
Gnd
5V
Gnd
October 25, 2006

Related parts for CY3220LINBUS-RD