Z8F0413HH005EG Zilog, Z8F0413HH005EG Datasheet - Page 130

IC ENCORE MCU FLASH 4K 20SSOP

Z8F0413HH005EG

Manufacturer Part Number
Z8F0413HH005EG
Description
IC ENCORE MCU FLASH 4K 20SSOP
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheet

Specifications of Z8F0413HH005EG

Core Processor
Z8
Core Size
8-Bit
Speed
5MHz
Connectivity
IrDA, UART/USART
Peripherals
Brown-out Detect/Reset, LED, POR, PWM, WDT
Number Of I /o
16
Program Memory Size
4KB (4K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
20-SSOP
For Use With
770-1002 - ISP 4PORT ZILOG Z8 ENCORE! MCU269-4643 - KIT DEV Z8 ENCORE XP 28-PIN269-4630 - DEV KIT FOR Z8 ENCORE 8K/4K269-4629 - KIT DEV Z8 ENCORE XP 28-PIN269-4628 - KIT DEV Z8 ENCORE XP 8-PIN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Other names
269-4108
Z8F0413HH005EG
PS024314-0308
Caution:
Continuous Conversion
5. When the conversion is complete, the ADC control logic performs the following
6. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically
When configured for continuous conversion, the ADC continuously performs an analog-
to-digital conversion on the selected analog input. Each new data value over-writes the
previous value stored in the ADC Data registers. An interrupt is generated after each con-
version.
Follow the steps below for setting up the ADC and initiating continuous conversion:
1. Enable the acceptable analog input by configuring the general-purpose I/O pins for
2. Write the
3. Write to the
In CONTINUOUS mode, ADC updates are limited by the input signal bandwidth of the
ADC and the latency of the ADC and its digital filter. Step changes at the input are not
detected at the next output from the ADC. The response of the ADC (in all modes) is lim-
ited by the input signal bandwidth and the latency.
operations:
powered-down.
alternate function. This action disables the digital input and output driver.
The bit fields in the ADC Control register can be written simultaneously:
11-bit two’s-complement result written to {ADCD_H[7:0], ADCD_L[7:5]}.
CEN resets to 0 to indicate the conversion is complete.
Write the
voltage reference level or to disable the internal reference. The REFSELH bit is
contained in the
Write to the ANAIN[3:0] field to select from the available analog input sources
(different input pins available depending on the device).
Set CONT to 1 to select continuous conversion.
If the internal VREF must be output to a pin, set the REFEXT bit to 1. The
internal voltage reference must be enabled in this case.
Write the REFSELL bit of the pair {REFSELH, REFSELL} to select the internal
voltage reference level or to disable the internal reference. The REFSELL bit is
contained in
Set CEN to 1 to start the conversions.
ADC Control/Status Register 1
ADC Control Register 0
REFSELH
ADC Control Register
ADC Control/Status Register
bit of the pair {
to configure the ADC for continuous conversion.
REFSELH
0.
to configure the ADC:
,
REFSELL
1.
Z8 Encore! XP
} to select the internal
Product Specification
Analog-to-Digital Converter
®
F0823 Series
120

Related parts for Z8F0413HH005EG