Z16F2811FI20SG Zilog, Z16F2811FI20SG Datasheet - Page 296

IC ZNEO MCU FLASH 128K 80QFP

Z16F2811FI20SG

Manufacturer Part Number
Z16F2811FI20SG
Description
IC ZNEO MCU FLASH 128K 80QFP
Manufacturer
Zilog
Series
Encore!® ZNEOr
Datasheets

Specifications of Z16F2811FI20SG

Core Processor
ZNEO
Core Size
16-Bit
Speed
20MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
80-BQFP
Processor Series
Z16F2x
Core
Zneo
Data Bus Width
16 bit
Data Ram Size
4 B
Interface Type
ESPI, I2C, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
60
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z16F2800100ZCOG
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
For Use With
770-1003 - ISP 4PORT FOR ZILOG ZNEO MCU269-4537 - DEV KIT FOR Z16F ZNEO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4534

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16F2811FI20SG
Manufacturer:
Zilog
Quantity:
155
Part Number:
Z16F2811FI20SG
Manufacturer:
Zilog
Quantity:
10 000
PS022008-0810
DMA Priority
6. After the reads have been completed, the DMA starts looking for requests and transfer
7. When the DMA receives the Request EOF signal, it does the following based upon the
8. If the
9. Once a new DMAxLAR address has been updated, the DMA goes back to step 2
The DMA priority is based upon the last channel serviced. Once a channel is serviced it
becomes the lowest priority channel.
Table 142. DMA Priority
Each DMA has equal priority under this scheme.
Last Channel Serviced
DMA0
DMA1
DMA2
DMA3
data until the transfer length reaches zero or the DMA receives a Request EOF signal.
LOOP
descriptor.
above and fetches the control/status byte.
00: The DMA writes the descriptor Control/Status word with the
to zero.
01: The DMA requests status from the peripheral. It then writes the descriptor
Control/Status word with the
the peripheral. The DMA then writes the TXLN length to the descriptor.
1X: The DMA does not modify the descriptor.
HALT
and
EOF
bit is set the DMA closes the current buffer but does not fetch the next
bit:
P R E L I M I N A R Y
DMA Priority
DMA1 (Highest)
DMA2
DMA3
DMA0 (Lowest)
DMA2 (Highest)
DMA3
DMA0
DMA1 (Lowest)
DMA3 (Highest)
DMA0
DMA1
DMA2 (Lowest)
DMA 0 (Highest)
DMA 1
DMA 2
DMA 3 (Lowest)
DMAxEN
Table 142
bit reset to zero and the status returned from
lists the DMA priority.
Product Specification
ZNEO
DMAxEN
DMA Controller
Z16F Series
bit reset
280

Related parts for Z16F2811FI20SG